{"title":"SYMMETRIC STACKING BINARY COUNTER","authors":"Manish Kumar, A.S.Devika, Kamya Krishnan, S.Jane Selcia","doi":"10.31838/ijccts/07.sp01.03","DOIUrl":null,"url":null,"abstract":"High efficient and fast addition of multiple operands is an essential process in any computational units. The power and \nspeed efficiency of multiplier circuits is one of critical importance in the overall performance of microcontrollers and \nmicroprocessors. Multiplier circuits are an essential part of an arithmetic logic unit, or a digital signal processor \nsystem for performing convolution, image processing, filtering, and other purposes. The binary multiplication of fixedpoint \nnumbers and integers ends up in partial products that is used to provide the ultimate product. Adding \nthose partial products dominates the power consumption and efficiency of the number. A new binary counter design \nuses 3- bit stacking circuit, which groups all the 1 bits together, to combine pairs of 3- bit stacks into 6- bit stacks \nthrough novel symmetric method has been proposed. The bit stacks square measure then reborn to binary counts, \nproducing 6:3 counter circuits with no xor gates on the critical path. This avoidance of xor gates results in faster \ndesigns with efficient area and power utilization. Additionally, using the counters present in proposed system in \nexisting counter - based Wallace tree multiplier architectures reduces latency and power consumption for 128 and 64 \n- bit multipliers. We apply this Counter design in FIR filter Application","PeriodicalId":415674,"journal":{"name":"International Journal of communication and computer Technologies","volume":"115 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of communication and computer Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.31838/ijccts/07.sp01.03","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
High efficient and fast addition of multiple operands is an essential process in any computational units. The power and
speed efficiency of multiplier circuits is one of critical importance in the overall performance of microcontrollers and
microprocessors. Multiplier circuits are an essential part of an arithmetic logic unit, or a digital signal processor
system for performing convolution, image processing, filtering, and other purposes. The binary multiplication of fixedpoint
numbers and integers ends up in partial products that is used to provide the ultimate product. Adding
those partial products dominates the power consumption and efficiency of the number. A new binary counter design
uses 3- bit stacking circuit, which groups all the 1 bits together, to combine pairs of 3- bit stacks into 6- bit stacks
through novel symmetric method has been proposed. The bit stacks square measure then reborn to binary counts,
producing 6:3 counter circuits with no xor gates on the critical path. This avoidance of xor gates results in faster
designs with efficient area and power utilization. Additionally, using the counters present in proposed system in
existing counter - based Wallace tree multiplier architectures reduces latency and power consumption for 128 and 64
- bit multipliers. We apply this Counter design in FIR filter Application