An Inductorless Cascaded Phase-Locked Loop with Pulse Injection Locking Technique in 90 nm CMOS

Sang-yeop Lee, Hiroyuki Ito, S. Amakawa, N. Ishihara, K. Masu
{"title":"An Inductorless Cascaded Phase-Locked Loop with Pulse Injection Locking Technique in 90 nm CMOS","authors":"Sang-yeop Lee, Hiroyuki Ito, S. Amakawa, N. Ishihara, K. Masu","doi":"10.1155/2013/584341","DOIUrl":null,"url":null,"abstract":"An inductorless phase-locked loop with subharmonic pulse injection locking was realized (PLL \narea: 0.11 mm2) by adopting 90 nm Si CMOS technology. The proposed circuit is configured with two cascaded PLLs; one of them is a reference PLL that generates reference signals to the other one from low-frequency external reference signals. The other is a main PLL that generates high-frequency output signals. A high-frequency half-integral subharmonic locking technique was used to decrease the phase noise characteristics. For a 50 MHz input reference signal, without injection locking, the 1 MHz offset phase noise was −88 dBc/Hz at a PLL output frequency of 7.2 GHz (= 144 × 50 MHz); with injection locking, the noise was −101 dBc/Hz (spur level: −31 dBc; power consumption from a 1.0 V power supply: 25 mW).","PeriodicalId":232251,"journal":{"name":"International Journal of Microwave Science and Technology","volume":"61 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Microwave Science and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1155/2013/584341","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

An inductorless phase-locked loop with subharmonic pulse injection locking was realized (PLL area: 0.11 mm2) by adopting 90 nm Si CMOS technology. The proposed circuit is configured with two cascaded PLLs; one of them is a reference PLL that generates reference signals to the other one from low-frequency external reference signals. The other is a main PLL that generates high-frequency output signals. A high-frequency half-integral subharmonic locking technique was used to decrease the phase noise characteristics. For a 50 MHz input reference signal, without injection locking, the 1 MHz offset phase noise was −88 dBc/Hz at a PLL output frequency of 7.2 GHz (= 144 × 50 MHz); with injection locking, the noise was −101 dBc/Hz (spur level: −31 dBc; power consumption from a 1.0 V power supply: 25 mW).
基于脉冲注入锁相技术的无电感级联锁相环
采用90 nm Si CMOS技术,实现了一个具有次谐波脉冲注入锁相的无电感锁相环(锁相环面积0.11 mm2)。所提出的电路配置有两个级联锁相环;其中一个是参考锁相环,它从低频外部参考信号生成参考信号给另一个。另一个是产生高频输出信号的主锁相环。采用高频半积分次谐波锁相技术降低了相位噪声特性。对于50 MHz的输入参考信号,没有注入锁定,在锁相环输出频率为7.2 GHz (= 144 × 50 MHz)时,1 MHz的偏移相位噪声为−88 dBc/Hz;注入锁定时,噪声为−101 dBc/Hz(杂散电平:−31 dBc;1.0 V电源的功耗:25mw)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信