Investigation of the possibility of using Single-Electron Transistors in Digital-to-Time Converters

Masoud Hakimi Heris, R. Faez
{"title":"Investigation of the possibility of using Single-Electron Transistors in Digital-to-Time Converters","authors":"Masoud Hakimi Heris, R. Faez","doi":"10.1109/GC-ElecEng52322.2021.9788439","DOIUrl":null,"url":null,"abstract":"Single-Electron-Transistor (SET) features are exploited to improve the performance and the area of digital-to-time domain analog converters. There are two DTCs proposed in this research, DTC1 and DTC2, which have 4 and 8 transistors less compared with previous research, respectively. In the beginning, DTC1 and DTC2, are designed and simulated using CMOS transistors. Afterwards, the area, the power consumption and the delay parameters are discussed. In the rest, the mentioned DTCs are designed and simulated using SET instead of CMOS. Although power consumption and area were extremely reduced, it is shown that the delay parameter had an unacceptable increase. Finally, to overcome delay issue, combination of SET and CMOS was exploited to design and simulate DTCs. The simulations' results have shown improvement in delay parameter; especially it is found that Hybrid-DTC2 has the best performance in comparison with all designs.","PeriodicalId":344268,"journal":{"name":"2021 Global Congress on Electrical Engineering (GC-ElecEng)","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 Global Congress on Electrical Engineering (GC-ElecEng)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GC-ElecEng52322.2021.9788439","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Single-Electron-Transistor (SET) features are exploited to improve the performance and the area of digital-to-time domain analog converters. There are two DTCs proposed in this research, DTC1 and DTC2, which have 4 and 8 transistors less compared with previous research, respectively. In the beginning, DTC1 and DTC2, are designed and simulated using CMOS transistors. Afterwards, the area, the power consumption and the delay parameters are discussed. In the rest, the mentioned DTCs are designed and simulated using SET instead of CMOS. Although power consumption and area were extremely reduced, it is shown that the delay parameter had an unacceptable increase. Finally, to overcome delay issue, combination of SET and CMOS was exploited to design and simulate DTCs. The simulations' results have shown improvement in delay parameter; especially it is found that Hybrid-DTC2 has the best performance in comparison with all designs.
数字-时间转换器中使用单电子晶体管的可能性研究
利用单电子-晶体管(SET)特性来提高数字-时域模拟转换器的性能和面积。本研究提出了DTC1和DTC2两种dtc,与以往的研究相比,分别减少了4个和8个晶体管。首先,利用CMOS晶体管对DTC1和DTC2进行了设计和仿真。然后,讨论了面积、功耗和延迟参数。在其余部分中,使用SET代替CMOS设计和模拟了上述ddc。虽然功耗和面积大大降低,但延迟参数却有不可接受的增加。最后,为了克服延迟问题,利用SET和CMOS的结合来设计和模拟dtc。仿真结果表明,延迟参数有所改善;特别是Hybrid-DTC2在所有设计中具有最佳的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信