A New Design of HDB3 Encoder and Decoder Based on FPGA

Yang Zhang, Xiumin Wang, Yuduo Wang
{"title":"A New Design of HDB3 Encoder and Decoder Based on FPGA","authors":"Yang Zhang, Xiumin Wang, Yuduo Wang","doi":"10.1109/HIS.2009.48","DOIUrl":null,"url":null,"abstract":"A new design of HDB3 encoder / decoder based on FPGA is proposed to deal with the high complexity and long output delay of the encoder and no error correction function of the decoder which have been implemented so far. The encoder has the function of converting a NRZ code sequence to a HDB3 sequence and the decoder, vice versa. Meanwhile the decoder can correct the errors in the received HDB3 sequence according to a certain rule. Synthesis reports show that the encoder and decoder are both simple–structured; Simulation results show that the encoder has a shorter output delay and the decoder has a better function of error detecting and correcting which greatly improves the reliability of the system.","PeriodicalId":414085,"journal":{"name":"2009 Ninth International Conference on Hybrid Intelligent Systems","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-08-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Ninth International Conference on Hybrid Intelligent Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HIS.2009.48","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A new design of HDB3 encoder / decoder based on FPGA is proposed to deal with the high complexity and long output delay of the encoder and no error correction function of the decoder which have been implemented so far. The encoder has the function of converting a NRZ code sequence to a HDB3 sequence and the decoder, vice versa. Meanwhile the decoder can correct the errors in the received HDB3 sequence according to a certain rule. Synthesis reports show that the encoder and decoder are both simple–structured; Simulation results show that the encoder has a shorter output delay and the decoder has a better function of error detecting and correcting which greatly improves the reliability of the system.
基于FPGA的HDB3编解码器设计
针对目前已实现的HDB3编/解码器高复杂度、输出延迟长以及解码器无纠错功能的问题,提出了一种基于FPGA的HDB3编/解码器设计方案。编码器具有将NRZ编码序列转换为HDB3序列的功能,解码器具有将NRZ编码序列转换为HDB3序列的功能,反之亦然。同时,解码器根据一定的规则对接收到的HDB3序列中的错误进行校正。综合报告表明,该编码器和解码器结构简单;仿真结果表明,该编码器具有较短的输出延迟,解码器具有较好的检错和纠错功能,大大提高了系统的可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信