A Spur-Frequency-Boosting PLL with a −74dBc reference-spur rejection in 90nm digital CMOS

M. Elsayed, Mohammed M. Abdul-Latif, E. Sánchez-Sinencio
{"title":"A Spur-Frequency-Boosting PLL with a −74dBc reference-spur rejection in 90nm digital CMOS","authors":"M. Elsayed, Mohammed M. Abdul-Latif, E. Sánchez-Sinencio","doi":"10.1109/RFIC.2011.5940706","DOIUrl":null,"url":null,"abstract":"An architectural solution for designing a low-reference-spur PLL is presented. A spur frequency-booster block is inserted between the phase-frequency-detector and the charge pump to boost the charge pump's input frequency. Hence, the reference-spurs theoretically vanish. The proposed technique adds additional degrees of freedom in the design of PLLs to reduce the spur level without sacrificing neither the loop bandwidth nor the voltage-controlled oscillator's gain. A prototype is fabricated using UMC 90nm digital CMOS technology and achieves −74dBc reference-spur suppression along with (KVCO/fref) ratio of 17 at a (fBW/fref) ratio of 1/20.","PeriodicalId":448165,"journal":{"name":"2011 IEEE Radio Frequency Integrated Circuits Symposium","volume":"186 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Radio Frequency Integrated Circuits Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2011.5940706","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

An architectural solution for designing a low-reference-spur PLL is presented. A spur frequency-booster block is inserted between the phase-frequency-detector and the charge pump to boost the charge pump's input frequency. Hence, the reference-spurs theoretically vanish. The proposed technique adds additional degrees of freedom in the design of PLLs to reduce the spur level without sacrificing neither the loop bandwidth nor the voltage-controlled oscillator's gain. A prototype is fabricated using UMC 90nm digital CMOS technology and achieves −74dBc reference-spur suppression along with (KVCO/fref) ratio of 17 at a (fBW/fref) ratio of 1/20.
90nm数字CMOS中具有- 74dBc参考杂散抑制的杂散频率增强锁相环
提出了一种设计低参考杂散锁相环的体系结构方案。在相频检测器和电荷泵之间插入一个杂散增频块,以提高电荷泵的输入频率。因此,参考马刺理论上消失了。所提出的技术在锁相环的设计中增加了额外的自由度,在不牺牲环路带宽和压控振荡器增益的情况下降低杂散电平。采用UMC 90nm数字CMOS技术制作了原型,在fBW/fref比为1/20的情况下,实现了- 74dBc参考杂散抑制以及(KVCO/fref)比为17。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信