Guangkuo Zhang, Hailong Huo, Xiangzhong Zeng, F. Zhao
{"title":"Realization of High-speed Serial Data to Parallel Data in Digital Camera","authors":"Guangkuo Zhang, Hailong Huo, Xiangzhong Zeng, F. Zhao","doi":"10.1109/CRC55853.2022.10041236","DOIUrl":null,"url":null,"abstract":"An Field Programmable Gate Array(FPGA)-based implementation scheme is proposed to address the problem of parallel conversion required for high-speed serial data output from Complementary Metal Oxide Semiconductor(CMOS) image sensors in digital camera development. The hardware circuit is designed to connect the Low-Voltage Differential Signaling(LVDS) exclusive interface of FPGA with the CMOS image sensor high-speed serial data LVDS output interface to ensure the reliability and stability of high-speed serial data transmission, and the FPGA program is designed to adopt a multi-level shift strategy to solve the contradiction between the high conversion frequency and FPGA resources in high-speed serial data to parallel data conversion. The solution has been verified in practice, not only realizing the problem of CMOS high-speed serial data output to parallel conversion, but also ensuring the real-time performance in conversion.","PeriodicalId":275933,"journal":{"name":"2022 7th International Conference on Control, Robotics and Cybernetics (CRC)","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 7th International Conference on Control, Robotics and Cybernetics (CRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CRC55853.2022.10041236","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
An Field Programmable Gate Array(FPGA)-based implementation scheme is proposed to address the problem of parallel conversion required for high-speed serial data output from Complementary Metal Oxide Semiconductor(CMOS) image sensors in digital camera development. The hardware circuit is designed to connect the Low-Voltage Differential Signaling(LVDS) exclusive interface of FPGA with the CMOS image sensor high-speed serial data LVDS output interface to ensure the reliability and stability of high-speed serial data transmission, and the FPGA program is designed to adopt a multi-level shift strategy to solve the contradiction between the high conversion frequency and FPGA resources in high-speed serial data to parallel data conversion. The solution has been verified in practice, not only realizing the problem of CMOS high-speed serial data output to parallel conversion, but also ensuring the real-time performance in conversion.