Distributed Digital Low-Dropout Regulators with Phase Interleaving for On-Chip Voltage Noise Mitigation

Longfei Wang, Ragh Kuttappa, B. Taskin, Selçuk Köse
{"title":"Distributed Digital Low-Dropout Regulators with Phase Interleaving for On-Chip Voltage Noise Mitigation","authors":"Longfei Wang, Ragh Kuttappa, B. Taskin, Selçuk Köse","doi":"10.1109/SLIP.2019.8771327","DOIUrl":null,"url":null,"abstract":"Digital low-dropout regulators (DLDOs) have been drawing significant attention within modern integrated systems such as processors and Internet of Things (IoT) devices. Despite the advantages of low design complexity, low voltage operation capability, and fast transient response, the inherent limit cycle oscillation of DLDOs lead to undesirable output voltage ripple at steady state. On the other hand, distributed on-chip voltage regulation with multiple tiny voltage regulators distributed across the chip achieves superior on-chip voltage noise profile. In this work, distributed DLDOs with phase interleaving are exploited to mitigate on-chip voltage noise due to limit cycle oscillation. Resonant rotary clock (ReRoC) is leveraged for robust clock generation and distribution. It is demonstrated through theoretical analysis and extensive simulations that significant on-chip voltage noise reduction can be achieved with the proposed technique.","PeriodicalId":340036,"journal":{"name":"2019 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 ACM/IEEE International Workshop on System Level Interconnect Prediction (SLIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SLIP.2019.8771327","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Digital low-dropout regulators (DLDOs) have been drawing significant attention within modern integrated systems such as processors and Internet of Things (IoT) devices. Despite the advantages of low design complexity, low voltage operation capability, and fast transient response, the inherent limit cycle oscillation of DLDOs lead to undesirable output voltage ripple at steady state. On the other hand, distributed on-chip voltage regulation with multiple tiny voltage regulators distributed across the chip achieves superior on-chip voltage noise profile. In this work, distributed DLDOs with phase interleaving are exploited to mitigate on-chip voltage noise due to limit cycle oscillation. Resonant rotary clock (ReRoC) is leveraged for robust clock generation and distribution. It is demonstrated through theoretical analysis and extensive simulations that significant on-chip voltage noise reduction can be achieved with the proposed technique.
用于片上电压噪声抑制的相位交错分布式数字低差稳压器
数字低降稳压器(dldo)在处理器和物联网(IoT)设备等现代集成系统中备受关注。尽管dldo具有设计复杂度低、电压运行能力低、瞬态响应快等优点,但其固有的极限环振荡导致稳态输出电压纹波。另一方面,通过分布在芯片上的多个微型稳压器进行分布式片上电压调节,可以实现优越的片上电压噪声分布。在这项工作中,利用具有相位交错的分布式dldo来减轻由于极限环振荡引起的片上电压噪声。谐振旋转时钟(ReRoC)用于稳健的时钟生成和分配。通过理论分析和广泛的仿真证明,采用所提出的技术可以实现显著的片上电压噪声降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信