Systematic Design Methodology of a Wideband Multibit Continuous-Time Delta-Sigma Modulator

A. Anand, N. Koirala, R. Pokharel, H. Kanaya, K. Yoshida
{"title":"Systematic Design Methodology of a Wideband Multibit Continuous-Time Delta-Sigma Modulator","authors":"A. Anand, N. Koirala, R. Pokharel, H. Kanaya, K. Yoshida","doi":"10.1155/2013/275289","DOIUrl":null,"url":null,"abstract":"Systematic design of a low power, wideband and multi-bit continuous-time delta-sigma modulator (CTDSM) is presented. The design methodology is illustrated with a 640 MS/s, 20 MHz signal bandwidth 4th order 2-bit CTDMS implemented in 0.18 µm CMOS technology. The implemented design achieves a peak SNDR of 65.7 dB and a high dynamic range of 70 dB while consuming only 19.7 mW from 1.8 V supply. The design achieves a FoM of 0.31 pJ/conv. Direct path compensation is employed for one clock excess loop delay compensation. In the feedforward topology, capacitive summation using the last opamp eliminates extra summation opamp.","PeriodicalId":232251,"journal":{"name":"International Journal of Microwave Science and Technology","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Microwave Science and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1155/2013/275289","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Systematic design of a low power, wideband and multi-bit continuous-time delta-sigma modulator (CTDSM) is presented. The design methodology is illustrated with a 640 MS/s, 20 MHz signal bandwidth 4th order 2-bit CTDMS implemented in 0.18 µm CMOS technology. The implemented design achieves a peak SNDR of 65.7 dB and a high dynamic range of 70 dB while consuming only 19.7 mW from 1.8 V supply. The design achieves a FoM of 0.31 pJ/conv. Direct path compensation is employed for one clock excess loop delay compensation. In the feedforward topology, capacitive summation using the last opamp eliminates extra summation opamp.
宽带多位连续时间δ - σ调制器的系统设计方法
介绍了一种低功耗、宽带、多比特连续时间δ - σ调制器的系统设计。以0.18µm CMOS技术实现的640 MS/s、20 MHz信号带宽的4阶2位CTDMS为例说明了设计方法。实现的设计实现了65.7 dB的峰值SNDR和70 dB的高动态范围,而1.8 V电源仅消耗19.7 mW。该设计实现了0.31 pJ/conv的FoM。采用直接路径补偿方法对一个时钟过量环路进行时延补偿。在前馈拓扑中,使用最后一个运放的电容求和消除了额外的求和运放。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信