{"title":"Hardware optimized implementation of digital pulse compression based on FPGA","authors":"Noor ul Azim, Wang Jun","doi":"10.1109/ICRAMET.2016.7849580","DOIUrl":null,"url":null,"abstract":"for any radar system, the implementation of digital signal processing part based on FPGA is an important technology. This paper presents the FPGA based implementation of digital pulse compression algorithm for an LFM radar signal. Pulse compression is the expansion of frequency spectrum using matched filtering technique to improve the range resolution without affecting the long range detection performance of the radar system. For an LFM signal, fast convolution processing technique is used to implement the digital pulse compression algorithm using single FFT IP core both for FFT and IFFT operations. This algorithm reduces the number of complex multiplication in convolution and also reduces one FFT IP core to make the algorithm more optimized which is the focusing task of this article. Firstly, this algorithm is simulated in MATLAB and after that it is implemented on hardware using Xilinx FPGA and Xilinx ISE Design tool. Chosen FPGA is Virtex-5 (XUPV5-LX110T). For hardware implementation pipeline optimization is adopted during the implementation.","PeriodicalId":132981,"journal":{"name":"2016 International Conference on Radar, Antenna, Microwave, Electronics, and Telecommunications (ICRAMET)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on Radar, Antenna, Microwave, Electronics, and Telecommunications (ICRAMET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICRAMET.2016.7849580","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
for any radar system, the implementation of digital signal processing part based on FPGA is an important technology. This paper presents the FPGA based implementation of digital pulse compression algorithm for an LFM radar signal. Pulse compression is the expansion of frequency spectrum using matched filtering technique to improve the range resolution without affecting the long range detection performance of the radar system. For an LFM signal, fast convolution processing technique is used to implement the digital pulse compression algorithm using single FFT IP core both for FFT and IFFT operations. This algorithm reduces the number of complex multiplication in convolution and also reduces one FFT IP core to make the algorithm more optimized which is the focusing task of this article. Firstly, this algorithm is simulated in MATLAB and after that it is implemented on hardware using Xilinx FPGA and Xilinx ISE Design tool. Chosen FPGA is Virtex-5 (XUPV5-LX110T). For hardware implementation pipeline optimization is adopted during the implementation.