Design of a 10-Gbps random number recorder

Yi Qian, Futian Liang, Houbing Lu, Xinzhe Wang, G. Jin
{"title":"Design of a 10-Gbps random number recorder","authors":"Yi Qian, Futian Liang, Houbing Lu, Xinzhe Wang, G. Jin","doi":"10.1109/RTC.2016.7543101","DOIUrl":null,"url":null,"abstract":"We design a Data Acquisition (DAQ) system for a 10-Gbps true random number generator to verify the quality of the random number. The prototype of the DAQ is based on a Xilinx Vertex-6 FPGA evaluation board. The DAQ system has three parts: acquisition, cache, and data up-link. Acquisition is the interface to the high-speed random data, and we use Gigabit Transceiver (GTX) in FPGA to deserialize the random data. The 1Gbps high speed serial random data in each channel is deserialized into 62.5Mbps with 16bit width parallel data. The low speed parallel data can be handled by the FPGA code and cache the data in an external DDR3 memory. When enough random data is stored, the random data is upload to PC via Gigabit Ethernet for the finial verification. The BERT test shows that the total data error rate of the data link in the prototype is less than 6.25×10-1° with 1Gbps input. The prototype can cache up to 16Gbits random data with 1Gbps serial input, and it meets the requirements of the data acquisition for one channel of the random number generator and proves the DAQ structure.","PeriodicalId":383702,"journal":{"name":"2016 IEEE-NPSS Real Time Conference (RT)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE-NPSS Real Time Conference (RT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTC.2016.7543101","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

We design a Data Acquisition (DAQ) system for a 10-Gbps true random number generator to verify the quality of the random number. The prototype of the DAQ is based on a Xilinx Vertex-6 FPGA evaluation board. The DAQ system has three parts: acquisition, cache, and data up-link. Acquisition is the interface to the high-speed random data, and we use Gigabit Transceiver (GTX) in FPGA to deserialize the random data. The 1Gbps high speed serial random data in each channel is deserialized into 62.5Mbps with 16bit width parallel data. The low speed parallel data can be handled by the FPGA code and cache the data in an external DDR3 memory. When enough random data is stored, the random data is upload to PC via Gigabit Ethernet for the finial verification. The BERT test shows that the total data error rate of the data link in the prototype is less than 6.25×10-1° with 1Gbps input. The prototype can cache up to 16Gbits random data with 1Gbps serial input, and it meets the requirements of the data acquisition for one channel of the random number generator and proves the DAQ structure.
10gbps随机数记录器的设计
我们设计了一个用于10gbps真随机数发生器的数据采集(DAQ)系统来验证随机数的质量。DAQ的原型是基于Xilinx Vertex-6 FPGA评估板。数据采集系统由采集、缓存和数据上行三部分组成。采集是高速随机数据的接口,我们在FPGA中使用千兆收发器(GTX)对随机数据进行反序列化。每个通道中的1Gbps高速串行随机数据被反序列化成62.5Mbps的16bit宽并行数据。FPGA代码可以处理低速并行数据,并将数据缓存在外部DDR3存储器中。当随机数据存储足够时,通过千兆以太网将随机数据上传到PC进行最终验证。BERT测试表明,在1Gbps输入下,原型数据链路的总数据误差率小于6.25×10-1°。该样机以1Gbps串行输入可缓存16gbps的随机数据,满足了随机数发生器单通道数据采集的要求,验证了DAQ结构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信