Design Of High Density Memory Cell Library For Low Voltage Operation In 65nm LSTP Technology

Akshat Saxena, Swapnil Bansal, D. Sharma, Payal Kumari, Sandeep Kumar Singh, Priya Kapil, Belal Iqbal, Anuj Grover
{"title":"Design Of High Density Memory Cell Library For Low Voltage Operation In 65nm LSTP Technology","authors":"Akshat Saxena, Swapnil Bansal, D. Sharma, Payal Kumari, Sandeep Kumar Singh, Priya Kapil, Belal Iqbal, Anuj Grover","doi":"10.1109/INDICON52576.2021.9691642","DOIUrl":null,"url":null,"abstract":"In advanced high-performance digital SoCs, embedded SRAMs occupy nearly 70% of die area. Therefore, optimizing SRAMs for density, power consumption, and performance is very important. This paper presents the design of a high-density SRAM memory cell suite comprising of different configurations of IRIW 8T cell and a conventional 6T cell in 65nm low standby power (LSTP) technology node. The effect of using assist schemes to lower minimum operational voltage ($V_{\\min}$) of the SRAM cell is evaluated. We show that while at $V_{\\min}$=1.08V, a conventional 6T cell is 25% denser than a IRIW 8T cell, at $V_{\\min}$=0.81V, 8T cell with write assist is around 7% denser and has 33% lower leakage and better performance than a 6T cell.","PeriodicalId":106004,"journal":{"name":"2021 IEEE 18th India Council International Conference (INDICON)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 18th India Council International Conference (INDICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INDICON52576.2021.9691642","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In advanced high-performance digital SoCs, embedded SRAMs occupy nearly 70% of die area. Therefore, optimizing SRAMs for density, power consumption, and performance is very important. This paper presents the design of a high-density SRAM memory cell suite comprising of different configurations of IRIW 8T cell and a conventional 6T cell in 65nm low standby power (LSTP) technology node. The effect of using assist schemes to lower minimum operational voltage ($V_{\min}$) of the SRAM cell is evaluated. We show that while at $V_{\min}$=1.08V, a conventional 6T cell is 25% denser than a IRIW 8T cell, at $V_{\min}$=0.81V, 8T cell with write assist is around 7% denser and has 33% lower leakage and better performance than a 6T cell.
65nm LSTP低电压高密度存储单元库的设计
在先进的高性能数字soc中,嵌入式sram占据了近70%的芯片面积。因此,优化ram的密度、功耗和性能是非常重要的。本文介绍了一种高密度SRAM存储单元套件的设计,该存储单元由不同配置的irw 8T单元和传统的6T单元组成,采用65nm低待机功耗(LSTP)技术节点。评估了采用辅助方案降低SRAM单元的最小工作电压($V_{\min}$)的效果。我们发现,在$V_{\min}$=1.08V时,传统的6T电池比IRIW的8T电池密度高25%,而在$V_{\min}$=0.81V时,具有写辅助的8T电池密度约为7%,漏电流降低33%,性能优于6T电池。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信