{"title":"Design Of High Density Memory Cell Library For Low Voltage Operation In 65nm LSTP Technology","authors":"Akshat Saxena, Swapnil Bansal, D. Sharma, Payal Kumari, Sandeep Kumar Singh, Priya Kapil, Belal Iqbal, Anuj Grover","doi":"10.1109/INDICON52576.2021.9691642","DOIUrl":null,"url":null,"abstract":"In advanced high-performance digital SoCs, embedded SRAMs occupy nearly 70% of die area. Therefore, optimizing SRAMs for density, power consumption, and performance is very important. This paper presents the design of a high-density SRAM memory cell suite comprising of different configurations of IRIW 8T cell and a conventional 6T cell in 65nm low standby power (LSTP) technology node. The effect of using assist schemes to lower minimum operational voltage ($V_{\\min}$) of the SRAM cell is evaluated. We show that while at $V_{\\min}$=1.08V, a conventional 6T cell is 25% denser than a IRIW 8T cell, at $V_{\\min}$=0.81V, 8T cell with write assist is around 7% denser and has 33% lower leakage and better performance than a 6T cell.","PeriodicalId":106004,"journal":{"name":"2021 IEEE 18th India Council International Conference (INDICON)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 18th India Council International Conference (INDICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INDICON52576.2021.9691642","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
In advanced high-performance digital SoCs, embedded SRAMs occupy nearly 70% of die area. Therefore, optimizing SRAMs for density, power consumption, and performance is very important. This paper presents the design of a high-density SRAM memory cell suite comprising of different configurations of IRIW 8T cell and a conventional 6T cell in 65nm low standby power (LSTP) technology node. The effect of using assist schemes to lower minimum operational voltage ($V_{\min}$) of the SRAM cell is evaluated. We show that while at $V_{\min}$=1.08V, a conventional 6T cell is 25% denser than a IRIW 8T cell, at $V_{\min}$=0.81V, 8T cell with write assist is around 7% denser and has 33% lower leakage and better performance than a 6T cell.