C-based hardware design of IMDCT accelerator for Ogg Vorbis decoder

Shinichi Maeta, A. Kosaka, A. Yamada, T. Onoye, T. Chiba, I. Shirakawa
{"title":"C-based hardware design of IMDCT accelerator for Ogg Vorbis decoder","authors":"Shinichi Maeta, A. Kosaka, A. Yamada, T. Onoye, T. Chiba, I. Shirakawa","doi":"10.5281/ZENODO.38541","DOIUrl":null,"url":null,"abstract":"This paper presents hardware design of an IMDCT accelerator for an Ogg Vorbis decoder using a C-based design system. Low power implementation of audio codec is important in order to achieve long battery life of portable audio devices. Through the computational cost analysis of the whole decoding process, it is found that Ogg Vorbis requires higher operation frequency of an embedded processor than MPEG Audio. In order to reduce the CPU load, an accelerator is designed as specific hardware for IMDCT, which is detected as the most computation-intensive functional block. Real-time decoding of Ogg Vorbis is achieved with the accelerator and an embedded processor both run at 36MHz. The operation frequency is at the same level as that of MPEG Audio decoding process by an embedded processor.","PeriodicalId":347658,"journal":{"name":"2004 12th European Signal Processing Conference","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 12th European Signal Processing Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.5281/ZENODO.38541","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents hardware design of an IMDCT accelerator for an Ogg Vorbis decoder using a C-based design system. Low power implementation of audio codec is important in order to achieve long battery life of portable audio devices. Through the computational cost analysis of the whole decoding process, it is found that Ogg Vorbis requires higher operation frequency of an embedded processor than MPEG Audio. In order to reduce the CPU load, an accelerator is designed as specific hardware for IMDCT, which is detected as the most computation-intensive functional block. Real-time decoding of Ogg Vorbis is achieved with the accelerator and an embedded processor both run at 36MHz. The operation frequency is at the same level as that of MPEG Audio decoding process by an embedded processor.
基于c语言的Ogg Vorbis解码器IMDCT加速器硬件设计
本文介绍了一种基于c语言设计系统的Ogg Vorbis译码器IMDCT加速器的硬件设计。为了实现便携式音频设备的长电池寿命,音频编解码器的低功耗实现是非常重要的。通过对整个解码过程的计算成本分析,发现Ogg Vorbis对嵌入式处理器的工作频率要求高于MPEG Audio。为了减少CPU负载,设计了一个加速器作为IMDCT的专用硬件,IMDCT被检测为计算最密集的功能块。Ogg Vorbis的实时解码是通过加速器和嵌入式处理器实现的,两者都运行在36MHz。工作频率与嵌入式处理器对MPEG音频解码过程的工作频率处于同一水平。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信