Saud Alrumaih, A. Alghaihab, A. Ragheb, T. Alshawi, S. Alshebeili, H. Fathallah
{"title":"FPGA-based implementation of channel-blind adaptive equalizers","authors":"Saud Alrumaih, A. Alghaihab, A. Ragheb, T. Alshawi, S. Alshebeili, H. Fathallah","doi":"10.1109/ICCES.2013.6707204","DOIUrl":null,"url":null,"abstract":"Inter-Symbol Interference (ISI) is a major obstacle for reliable communication over band-limited or multi-path channels as it results in overlapped symbols at the receiver, and therefore, elevated bit-error rate. This limitation reduces the potential performance gains of high order modulation schemes to be used in modern communication standards. Blind equalization algorithms can solve such problem without the reduction in data rate that is associated with data-aided equalizers. In this paper we propose a Field Programmable Gate Array (FPGA) implementation of adaptive fractionally spaced (FSE) blind equalizer, which is both efficient and scalable. The implementation results are provided and its real-time performance on a 2-by-2 Multi-Input Multi-Output (MIMO) channel using 16-QAM modulation is validated by measuring against simulation results.","PeriodicalId":277807,"journal":{"name":"2013 8th International Conference on Computer Engineering & Systems (ICCES)","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 8th International Conference on Computer Engineering & Systems (ICCES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCES.2013.6707204","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Inter-Symbol Interference (ISI) is a major obstacle for reliable communication over band-limited or multi-path channels as it results in overlapped symbols at the receiver, and therefore, elevated bit-error rate. This limitation reduces the potential performance gains of high order modulation schemes to be used in modern communication standards. Blind equalization algorithms can solve such problem without the reduction in data rate that is associated with data-aided equalizers. In this paper we propose a Field Programmable Gate Array (FPGA) implementation of adaptive fractionally spaced (FSE) blind equalizer, which is both efficient and scalable. The implementation results are provided and its real-time performance on a 2-by-2 Multi-Input Multi-Output (MIMO) channel using 16-QAM modulation is validated by measuring against simulation results.