{"title":"A Low-Power Subthreshold Level Shifter in 180 nm Process","authors":"Z. Ghasemzadeh, M. Saberi","doi":"10.1109/ICEE52715.2021.9544459","DOIUrl":null,"url":null,"abstract":"This paper proposes a power-efficient voltage level shifter architecture that is able to operate in the sub-threshold region. To avoid the static power dissipation, the proposed structure employs an auxiliary circuit to charge the internal nodes up to $V_{DDH}$. Moreover, the strength of the pull-down device is increased with the aid of a second auxiliary circuit. Post-layout simulation results of the proposed structure in a $0.18-\\mu \\mathrm{m}$ CMOC technology show that at the input low supply voltage of $\\mathrm{V}_{\\text{DDL}}=0.3\\ \\mathrm{V}$ and the high supply voltage of $\\mathrm{V}_{\\text{DDH}}=1.8\\ \\mathrm{V}$, the level shifter presents a propagation delay of 46 ns, a static power dissipation of 230 pW, and an energy per transition of 84 fJ, when the frequency of the input signal is 1 MHz.","PeriodicalId":254932,"journal":{"name":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","volume":"80 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 29th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEE52715.2021.9544459","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper proposes a power-efficient voltage level shifter architecture that is able to operate in the sub-threshold region. To avoid the static power dissipation, the proposed structure employs an auxiliary circuit to charge the internal nodes up to $V_{DDH}$. Moreover, the strength of the pull-down device is increased with the aid of a second auxiliary circuit. Post-layout simulation results of the proposed structure in a $0.18-\mu \mathrm{m}$ CMOC technology show that at the input low supply voltage of $\mathrm{V}_{\text{DDL}}=0.3\ \mathrm{V}$ and the high supply voltage of $\mathrm{V}_{\text{DDH}}=1.8\ \mathrm{V}$, the level shifter presents a propagation delay of 46 ns, a static power dissipation of 230 pW, and an energy per transition of 84 fJ, when the frequency of the input signal is 1 MHz.