A Proficient Test Data Compression and Decompression System for Enhanced Test Competence in SOC Testing

D. J. Jhancy Mabel, M. C. Viola Stella Mary
{"title":"A Proficient Test Data Compression and Decompression System for Enhanced Test Competence in SOC Testing","authors":"D. J. Jhancy Mabel, M. C. Viola Stella Mary","doi":"10.1109/ICICT57646.2023.10134445","DOIUrl":null,"url":null,"abstract":"BIST is a systematic methodology capable of addressing many of the issues encountered when testing systems-on-chip. However, larger registers are required to handle the large amount of test information produced in each clock cycle, which has a significant impact on overall circuit performance. Huge data volume generally requires not only more memory but also a longer testing time. The proposed design develops a test compression method that employs both an efficient dictionary and creating and capturing value collection to dramatically reduce testing high memory requirements. Data compression reduces test data quantity without affecting overall system performance. This data compression method is applied to the test patterns generated by the BIST technique, and the compressed data is then applied to the module being tested Following that, a simple processor is designed. The concept of Null Conventional Logic is commonly used in the testing of the basic processing units in the processor designed.","PeriodicalId":126489,"journal":{"name":"2023 International Conference on Inventive Computation Technologies (ICICT)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Inventive Computation Technologies (ICICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICT57646.2023.10134445","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

BIST is a systematic methodology capable of addressing many of the issues encountered when testing systems-on-chip. However, larger registers are required to handle the large amount of test information produced in each clock cycle, which has a significant impact on overall circuit performance. Huge data volume generally requires not only more memory but also a longer testing time. The proposed design develops a test compression method that employs both an efficient dictionary and creating and capturing value collection to dramatically reduce testing high memory requirements. Data compression reduces test data quantity without affecting overall system performance. This data compression method is applied to the test patterns generated by the BIST technique, and the compressed data is then applied to the module being tested Following that, a simple processor is designed. The concept of Null Conventional Logic is commonly used in the testing of the basic processing units in the processor designed.
高效测试数据压缩与解压缩系统,提高SOC测试能力
BIST是一种系统的方法,能够解决在测试片上系统时遇到的许多问题。然而,需要更大的寄存器来处理每个时钟周期中产生的大量测试信息,这对整体电路性能有重大影响。庞大的数据量通常不仅需要更多的内存,而且需要更长的测试时间。该设计开发了一种测试压缩方法,该方法既采用高效字典,又采用创建和捕获值集合,从而大大降低了测试对高内存的要求。数据压缩可以在不影响系统整体性能的前提下减少测试数据量。将这种数据压缩方法应用于由BIST技术生成的测试模式,然后将压缩后的数据应用于被测模块,然后设计一个简单的处理器。在对所设计的处理器的基本处理单元进行测试时,通常使用零常规逻辑的概念。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信