{"title":"A Proficient Test Data Compression and Decompression System for Enhanced Test Competence in SOC Testing","authors":"D. J. Jhancy Mabel, M. C. Viola Stella Mary","doi":"10.1109/ICICT57646.2023.10134445","DOIUrl":null,"url":null,"abstract":"BIST is a systematic methodology capable of addressing many of the issues encountered when testing systems-on-chip. However, larger registers are required to handle the large amount of test information produced in each clock cycle, which has a significant impact on overall circuit performance. Huge data volume generally requires not only more memory but also a longer testing time. The proposed design develops a test compression method that employs both an efficient dictionary and creating and capturing value collection to dramatically reduce testing high memory requirements. Data compression reduces test data quantity without affecting overall system performance. This data compression method is applied to the test patterns generated by the BIST technique, and the compressed data is then applied to the module being tested Following that, a simple processor is designed. The concept of Null Conventional Logic is commonly used in the testing of the basic processing units in the processor designed.","PeriodicalId":126489,"journal":{"name":"2023 International Conference on Inventive Computation Technologies (ICICT)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Inventive Computation Technologies (ICICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICT57646.2023.10134445","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
BIST is a systematic methodology capable of addressing many of the issues encountered when testing systems-on-chip. However, larger registers are required to handle the large amount of test information produced in each clock cycle, which has a significant impact on overall circuit performance. Huge data volume generally requires not only more memory but also a longer testing time. The proposed design develops a test compression method that employs both an efficient dictionary and creating and capturing value collection to dramatically reduce testing high memory requirements. Data compression reduces test data quantity without affecting overall system performance. This data compression method is applied to the test patterns generated by the BIST technique, and the compressed data is then applied to the module being tested Following that, a simple processor is designed. The concept of Null Conventional Logic is commonly used in the testing of the basic processing units in the processor designed.