{"title":"A Low-Power Low-Noise Dynamic Comparator With Latch-Embedding Floating Amplifier","authors":"Ziwei Li, Wenbin He, Fan Ye, Junyan Ren","doi":"10.1109/APCCAS50809.2020.9301705","DOIUrl":null,"url":null,"abstract":"An energy-efficient dynamic comparator is presented and analyzed in this paper. The pre-amplifier is dynamically powered by a floating reservoir capacitor and consists of an inverter-based CMOS input pair embedded in a latch. The dynamic power source enables input common-mode voltage insensitivity and the latch-embedding reduces its delay time and power consumption. The proposed comparator is simulated in 28-nm CMOS technology. It is shown that the delay time and energy efficiency are improved then the prior floating preamplifier comparator. The maximum clock frequency reaches 1.8 GHz, consuming only 0.7 pJ per comparison while achieving 30-μV input-referred noise. The energy efficiency is increased threefold than the previous floating pre-amplifier comparator with a faster comparator decision.","PeriodicalId":127075,"journal":{"name":"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS50809.2020.9301705","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
An energy-efficient dynamic comparator is presented and analyzed in this paper. The pre-amplifier is dynamically powered by a floating reservoir capacitor and consists of an inverter-based CMOS input pair embedded in a latch. The dynamic power source enables input common-mode voltage insensitivity and the latch-embedding reduces its delay time and power consumption. The proposed comparator is simulated in 28-nm CMOS technology. It is shown that the delay time and energy efficiency are improved then the prior floating preamplifier comparator. The maximum clock frequency reaches 1.8 GHz, consuming only 0.7 pJ per comparison while achieving 30-μV input-referred noise. The energy efficiency is increased threefold than the previous floating pre-amplifier comparator with a faster comparator decision.