Multi-Level Optimization for Large Fan-In Optical Logic Circuits Using Integrated Nanophotonics

Takumi Egawa, T. Ishihara, H. Onodera, A. Shinya, S. Kita, K. Nozaki, K. Takata, M. Notomi
{"title":"Multi-Level Optimization for Large Fan-In Optical Logic Circuits Using Integrated Nanophotonics","authors":"Takumi Egawa, T. Ishihara, H. Onodera, A. Shinya, S. Kita, K. Nozaki, K. Takata, M. Notomi","doi":"10.1109/ICRC.2018.8638607","DOIUrl":null,"url":null,"abstract":"Optical circuits constructed using nanophotonic logic gates have attracted significant attention due to its ultra low-latency operation. This paper first introduces conventional optical logic circuits and their issues when the number of inputs is large. Then, we propose a method of minimizing the latency of large fan-in optical logic circuits using a multi-level optimization method. The proposed optimization method reduces not only the delay but also the attenuation of light involved in the circuits. Experimental results obtained targeting a 1024-bit pattern matching circuit show that the circuit optimized with our method is 1.72 times faster than the traditional optical circuit composed of the optical logic gates connected in series, and it is 3.40 times faster than the CMOS 32 nm circuit.","PeriodicalId":169413,"journal":{"name":"2018 IEEE International Conference on Rebooting Computing (ICRC)","volume":"115 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Conference on Rebooting Computing (ICRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICRC.2018.8638607","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Optical circuits constructed using nanophotonic logic gates have attracted significant attention due to its ultra low-latency operation. This paper first introduces conventional optical logic circuits and their issues when the number of inputs is large. Then, we propose a method of minimizing the latency of large fan-in optical logic circuits using a multi-level optimization method. The proposed optimization method reduces not only the delay but also the attenuation of light involved in the circuits. Experimental results obtained targeting a 1024-bit pattern matching circuit show that the circuit optimized with our method is 1.72 times faster than the traditional optical circuit composed of the optical logic gates connected in series, and it is 3.40 times faster than the CMOS 32 nm circuit.
基于集成纳米光子学的大扇入光逻辑电路多级优化
利用纳米光子逻辑门构建的光电路由于其超低延迟的工作方式而备受关注。本文首先介绍了传统的光逻辑电路及其在输入数较大时存在的问题。然后,我们提出了一种使用多级优化方法最小化大风扇光学逻辑电路延迟的方法。所提出的优化方法不仅减少了延迟,而且减少了电路中涉及的光的衰减。针对1024位模式匹配电路的实验结果表明,采用本文方法优化的电路比由光逻辑门串联组成的传统光电路快1.72倍,比CMOS 32 nm电路快3.40倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信