A D-Band LNA Using a 22 nm FD-SOI CMOS Technology for Radar Applications

N. Landsberg, O. Asaf, W. Shin
{"title":"A D-Band LNA Using a 22 nm FD-SOI CMOS Technology for Radar Applications","authors":"N. Landsberg, O. Asaf, W. Shin","doi":"10.1109/comcas52219.2021.9629055","DOIUrl":null,"url":null,"abstract":"A D-band low noise amplifier (LNA) has been fabricated in a 22 nm FD-SOI CMOS process for phased array radar applications. The LNA is composed of three identical stages of neutralized common source topology. A peak gain of 21 dB was measured with input and output matching (S11 and S22) better than −10 dB over the 131-162 GHz band. The power consumption of the LNA is 28 mW with expected noise figure (NF) of 6-6.5 dB and output P1dB of 3.8 dBm for a back-gate voltage of 0 V. Increasing the back-gate bias of the transistors to 1 V slightly increases gain and improves NF, but also allows optimizing power consumption vs. linearity tradeoff. Hence, improved NF of 5.5-6 dB and output P1dB of about 5 dBm at 140 GHz are expected, resulting also in an increased power consumption of 46 mW. The design consumes a core area of 200x100 µm2. While small signal S-parameters and power consumptions were validated in measurements, NF and linearity are yet to be measured.","PeriodicalId":354885,"journal":{"name":"2021 IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems (COMCAS)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems (COMCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/comcas52219.2021.9629055","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A D-band low noise amplifier (LNA) has been fabricated in a 22 nm FD-SOI CMOS process for phased array radar applications. The LNA is composed of three identical stages of neutralized common source topology. A peak gain of 21 dB was measured with input and output matching (S11 and S22) better than −10 dB over the 131-162 GHz band. The power consumption of the LNA is 28 mW with expected noise figure (NF) of 6-6.5 dB and output P1dB of 3.8 dBm for a back-gate voltage of 0 V. Increasing the back-gate bias of the transistors to 1 V slightly increases gain and improves NF, but also allows optimizing power consumption vs. linearity tradeoff. Hence, improved NF of 5.5-6 dB and output P1dB of about 5 dBm at 140 GHz are expected, resulting also in an increased power consumption of 46 mW. The design consumes a core area of 200x100 µm2. While small signal S-parameters and power consumptions were validated in measurements, NF and linearity are yet to be measured.
采用22 nm FD-SOI CMOS技术的d波段LNA雷达应用
采用22 nm FD-SOI CMOS工艺制备了一种用于相控阵雷达的d波段低噪声放大器(LNA)。LNA由三个相同的阶段的中和共源拓扑结构组成。在131-162 GHz频段内,输入和输出匹配(S11和S22)优于- 10 dB,峰值增益为21 dB。LNA的功耗为28 mW,期望噪声系数(NF)为6-6.5 dB,输出P1dB为3.8 dBm,后门电压为0 V。将晶体管的反向偏置增加到1v会略微增加增益并改善NF,但也允许优化功耗与线性度的权衡。因此,预计在140 GHz时,NF将提高5.5-6 dB,输出P1dB约为5 dBm,同时功耗也将增加46 mW。设计的核心面积为200x100µm2。虽然在测量中验证了小信号s参数和功耗,但NF和线性度尚未测量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信