LUT-based FPGA Implementation of SMS4/AES/Camellia

Xian-wei Gao, Er-hong Lu, Li Li, Kun Lang
{"title":"LUT-based FPGA Implementation of SMS4/AES/Camellia","authors":"Xian-wei Gao, Er-hong Lu, Li Li, Kun Lang","doi":"10.1109/SEC.2008.43","DOIUrl":null,"url":null,"abstract":"The FPGA performance of ciphers mainly includes area and throughput of implementation. In this design, several cryptographic algorithms such as SMS4, AES and Camellia have been implemented to analyze their performance and study the influence of the area with two different LUT-size FPGA devices. This paper uses VHDL to describe circuit function, choose Altera Stratix II and Cyclone II devices to simulation. Feedback structure is chosen to be the implementation structure, which can get balance between speed and area. The implementation results show that compared with 4-LUT of the Cyclone II, the wider look-up tables (LUTs) in the ALMs of Stratix II is more suitable for the encryption functions, and the SMS4 hardware cost is smallest, suitable for the wireless local area network (WLAN) communication need.","PeriodicalId":231129,"journal":{"name":"2008 Fifth IEEE International Symposium on Embedded Computing","volume":"129 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 Fifth IEEE International Symposium on Embedded Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SEC.2008.43","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

Abstract

The FPGA performance of ciphers mainly includes area and throughput of implementation. In this design, several cryptographic algorithms such as SMS4, AES and Camellia have been implemented to analyze their performance and study the influence of the area with two different LUT-size FPGA devices. This paper uses VHDL to describe circuit function, choose Altera Stratix II and Cyclone II devices to simulation. Feedback structure is chosen to be the implementation structure, which can get balance between speed and area. The implementation results show that compared with 4-LUT of the Cyclone II, the wider look-up tables (LUTs) in the ALMs of Stratix II is more suitable for the encryption functions, and the SMS4 hardware cost is smallest, suitable for the wireless local area network (WLAN) communication need.
基于lut的SMS4/AES/Camellia FPGA实现
密码的FPGA性能主要包括实现面积和吞吐量。在本设计中,我们实现了SMS4、AES和Camellia等几种加密算法,分析了它们的性能,并研究了两种不同lutt尺寸的FPGA器件对面积的影响。本文采用VHDL语言描述电路功能,选择Altera Stratix II和Cyclone II器件进行仿真。采用反馈结构作为实现结构,可以在速度和面积之间取得平衡。实现结果表明,与Cyclone II的4-LUT相比,Stratix II的ALMs中更宽的查找表(lut)更适合加密功能,并且SMS4的硬件成本最小,适合无线局域网(WLAN)通信需求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信