A sub-100μW area-efficient digitally-controlled oscillator based on hysteresis delay cell topologies

Man-Chia Chen, J. Yu, Chen-Yi Lee
{"title":"A sub-100μW area-efficient digitally-controlled oscillator based on hysteresis delay cell topologies","authors":"Man-Chia Chen, J. Yu, Chen-Yi Lee","doi":"10.1109/ASSCC.2009.5357186","DOIUrl":null,"url":null,"abstract":"This work addresses an all digitally-controlled oscillator (DCO) design with three newly proposed hysteresis delay cells (HDC). According to circuit topologies, the three HDCs are defined as on-off, cascaded, and nested HDCs that provide different propagation delay. These HDCs comprise architecture, a power-of-two delay stage DCO (P2DCO), that every delay stage provides half delay than the previous one in a descending order, resulting in low power and low cost features. A self-calibration method is accompanied to maintain the monotonicity of the P2DCO under PVT variations. The P2DCO is verified in a 90nm CMOS technology. The LSB control word provides a 2.04ps delay resolution. The post-layout simulations show that the dynamic power is 75.9μW and 5.2μW in the 239.2MHz and 3.89MHz, respectively. The area of the P2DCO is 60×20μm2.","PeriodicalId":263023,"journal":{"name":"2009 IEEE Asian Solid-State Circuits Conference","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Asian Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2009.5357186","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

This work addresses an all digitally-controlled oscillator (DCO) design with three newly proposed hysteresis delay cells (HDC). According to circuit topologies, the three HDCs are defined as on-off, cascaded, and nested HDCs that provide different propagation delay. These HDCs comprise architecture, a power-of-two delay stage DCO (P2DCO), that every delay stage provides half delay than the previous one in a descending order, resulting in low power and low cost features. A self-calibration method is accompanied to maintain the monotonicity of the P2DCO under PVT variations. The P2DCO is verified in a 90nm CMOS technology. The LSB control word provides a 2.04ps delay resolution. The post-layout simulations show that the dynamic power is 75.9μW and 5.2μW in the 239.2MHz and 3.89MHz, respectively. The area of the P2DCO is 60×20μm2.
一种基于迟滞延迟单元拓扑结构的亚100μ w区域高效数字控制振荡器
这项工作解决了一个全数字控制振荡器(DCO)的设计与三个新提出的滞后延迟单元(HDC)。根据电路拓扑,这三种HDCs被定义为提供不同传播延迟的通断、级联和嵌套HDCs。这些HDCs包括一个2次幂延迟级DCO (P2DCO)架构,每个延迟级按降序提供比前一个延迟级一半的延迟,从而具有低功耗和低成本的特点。为了保持P2DCO在PVT变化下的单调性,提出了一种自校正方法。P2DCO在90纳米CMOS技术中得到验证。LSB控制字提供2.04ps的延迟分辨率。布局后仿真结果表明,在239.2MHz和3.89MHz频段,动态功率分别为75.9μW和5.2μW。P2DCO的面积为60×20μm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信