{"title":"Design and Methodology of LOD and LOPD using Evolutionary Algorithm","authors":"C. Mythili, M. Yazhini Nivethitha","doi":"10.1109/ICEARS56392.2023.10085297","DOIUrl":null,"url":null,"abstract":"This paper makes a fundamental advancement in the field of Very Large Scale Integration by proposing an autonomous and evolutionary method for building diverse LOD and LOPD circuits (VLSI). Furthermore, there are a few efficient methods for constructing higher-order LODs and LOPDs from the evolved lower-order circuits. As a result, performance has been proven to increase with gate-level rise in LOD and LOPD circuits. The synthesis findings also show that, as a result of the optimized architecture, our system has the lowest latency. In future, the power consumption and the number of transistor will be further reduced to reduce the area.","PeriodicalId":338611,"journal":{"name":"2023 Second International Conference on Electronics and Renewable Systems (ICEARS)","volume":"2009 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 Second International Conference on Electronics and Renewable Systems (ICEARS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEARS56392.2023.10085297","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper makes a fundamental advancement in the field of Very Large Scale Integration by proposing an autonomous and evolutionary method for building diverse LOD and LOPD circuits (VLSI). Furthermore, there are a few efficient methods for constructing higher-order LODs and LOPDs from the evolved lower-order circuits. As a result, performance has been proven to increase with gate-level rise in LOD and LOPD circuits. The synthesis findings also show that, as a result of the optimized architecture, our system has the lowest latency. In future, the power consumption and the number of transistor will be further reduced to reduce the area.