{"title":"A Design of Direct Memory Access Controller for Wireless Communication SoC in Power Grid","authors":"Yingying Chi, Zhe Zheng","doi":"10.1109/CIRSYSSIM.2018.8525958","DOIUrl":null,"url":null,"abstract":"This paper presents a complete Register Transfer Level (RTL) design of Direct Memory Access (DMA) controller which is compliable with the Advanced Highperformance Bus (AHB). The DMA is integrated in Cortex-M3-based system-on-chip (SoC) designed for power-grid-dedicated wireless communication system based on IEEE 802.11ah protocol. The hardware implementation and prototype verification indicate that by allowing hardware devices working at different frequencies to communicate with each other without relying on the heavy outage load of CPU, the proposed DMA controller realizes the good convergence with the whole system and improves the overall performance with low power consumption.","PeriodicalId":127121,"journal":{"name":"2018 IEEE 2nd International Conference on Circuits, System and Simulation (ICCSS)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 2nd International Conference on Circuits, System and Simulation (ICCSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIRSYSSIM.2018.8525958","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents a complete Register Transfer Level (RTL) design of Direct Memory Access (DMA) controller which is compliable with the Advanced Highperformance Bus (AHB). The DMA is integrated in Cortex-M3-based system-on-chip (SoC) designed for power-grid-dedicated wireless communication system based on IEEE 802.11ah protocol. The hardware implementation and prototype verification indicate that by allowing hardware devices working at different frequencies to communicate with each other without relying on the heavy outage load of CPU, the proposed DMA controller realizes the good convergence with the whole system and improves the overall performance with low power consumption.