Design of CMOS full subtractor using 10T for object detection application

M. Basha, K. Ramanaiah, P. Reddy
{"title":"Design of CMOS full subtractor using 10T for object detection application","authors":"M. Basha, K. Ramanaiah, P. Reddy","doi":"10.1504/IJRIS.2018.10017512","DOIUrl":null,"url":null,"abstract":"This paper presents the design of full subtractor (FS), which is able to operate at low voltage and low power. In this method, 2 XOR gates with 1 MUX circuit are used to design the 10T full subtractor in 45nm CMOS technology. In this paper, low cost threshold full subtractor for object detection (LC-TFS-OB) method is presented to utilise the subtractor circuit with minimum number of transistors, which is mostly used in digital circuits and high-speed applications. Voltage sensitive thresholding circuit (VSTC) is introduced in FS to avoid the thresholding problem. From this subtractor, restoring array divider (RAD) is designed for object detection application. Simulation results have shown that with the help of the LC-TFS-OB circuit, area, power, delay and power delay product have minimised in LC-TFS-OB, RAD and object detection application with compared to the conventional methods.","PeriodicalId":360794,"journal":{"name":"Int. J. Reason. based Intell. Syst.","volume":"112 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Int. J. Reason. based Intell. Syst.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1504/IJRIS.2018.10017512","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

This paper presents the design of full subtractor (FS), which is able to operate at low voltage and low power. In this method, 2 XOR gates with 1 MUX circuit are used to design the 10T full subtractor in 45nm CMOS technology. In this paper, low cost threshold full subtractor for object detection (LC-TFS-OB) method is presented to utilise the subtractor circuit with minimum number of transistors, which is mostly used in digital circuits and high-speed applications. Voltage sensitive thresholding circuit (VSTC) is introduced in FS to avoid the thresholding problem. From this subtractor, restoring array divider (RAD) is designed for object detection application. Simulation results have shown that with the help of the LC-TFS-OB circuit, area, power, delay and power delay product have minimised in LC-TFS-OB, RAD and object detection application with compared to the conventional methods.
利用10T设计CMOS全减法器用于目标检测应用
本文介绍了一种能够在低电压、低功耗下工作的全减法器的设计。该方法采用2个异或门和1个MUX电路,在45nm CMOS技术下设计10T全减法器。本文提出了一种低成本阈值全减法器用于目标检测(LC-TFS-OB)方法,该方法利用晶体管数量最少的减法器电路,主要用于数字电路和高速应用。为了避免阈值问题,在系统中引入了电压敏感阈值电路(VSTC)。在此基础上,设计了用于目标检测的恢复阵列分频器(RAD)。仿真结果表明,与传统方法相比,LC-TFS-OB电路在LC-TFS-OB、RAD和目标检测应用中使面积、功率、延迟和功率延迟积最小化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信