AxPPA: Approximate Parallel Prefix Subtractor

Jithu M, Abisheka R. A
{"title":"AxPPA: Approximate Parallel Prefix Subtractor","authors":"Jithu M, Abisheka R. A","doi":"10.59544/vksd8481/ngcesi23p97","DOIUrl":null,"url":null,"abstract":"Parallel prefix Subtractor is the most flexible and widely used for binary addition/subtraction. Parallel Prefix Subtractor is best suited for VLSI implementation. No any special parallel prefix Subtractor structures have been proposed over the past years intended to optimize area. This paper presents a new approach to new design the basic operators used in parallel prefix architectures which subtract the unit by using modified technique of 2’s complement. Verification will also be done using LFSR technique so we don’t need to apply any manually input to perform the subtraction process. We can analysis and create the difference in terms of area between parallel prefix Subtractor and BIST architecture of parallel prefix Subtractor. The number of multiplexers contained in each Slice of an FPGA is considered here for the redesign of the basic operators used in parallel prefix tree. The experimental results indicate that the new approach of basic operators make some of the parallel Prefix Subtractor architectures faster and area efficient.","PeriodicalId":315694,"journal":{"name":"The International Conference on scientific innovations in Science, Technology, and Management","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"The International Conference on scientific innovations in Science, Technology, and Management","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.59544/vksd8481/ngcesi23p97","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Parallel prefix Subtractor is the most flexible and widely used for binary addition/subtraction. Parallel Prefix Subtractor is best suited for VLSI implementation. No any special parallel prefix Subtractor structures have been proposed over the past years intended to optimize area. This paper presents a new approach to new design the basic operators used in parallel prefix architectures which subtract the unit by using modified technique of 2’s complement. Verification will also be done using LFSR technique so we don’t need to apply any manually input to perform the subtraction process. We can analysis and create the difference in terms of area between parallel prefix Subtractor and BIST architecture of parallel prefix Subtractor. The number of multiplexers contained in each Slice of an FPGA is considered here for the redesign of the basic operators used in parallel prefix tree. The experimental results indicate that the new approach of basic operators make some of the parallel Prefix Subtractor architectures faster and area efficient.
AxPPA:近似平行前缀减法器
并行前缀减法是最灵活、应用最广泛的二进制加减法。并行前缀减法器最适合VLSI实现。在过去的几年里,没有任何特殊的平行前缀减法器结构被提出用于优化区域。本文提出了一种新的方法来设计并行前缀体系结构中使用的基本算子,即利用2的补码修正技术进行单元减法。验证也将使用LFSR技术完成,因此我们不需要应用任何手动输入来执行减法过程。我们可以分析并创建并行前缀减法器与并行前缀减法器的BIST架构在面积方面的差异。为了重新设计并行前缀树中使用的基本算子,这里考虑了FPGA每个切片中包含的多路复用器的数量。实验结果表明,基本算子的新方法使一些并行前缀减法器结构更快,面积效率更高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信