Design and Analysis of Low Power MAC for DSP Processor

R. Mishra, Puran Gour, Sandeep Dhariwal, Manish Kumar, Anubhav Anand
{"title":"Design and Analysis of Low Power MAC for DSP Processor","authors":"R. Mishra, Puran Gour, Sandeep Dhariwal, Manish Kumar, Anubhav Anand","doi":"10.1109/ICAIA57370.2023.10169461","DOIUrl":null,"url":null,"abstract":"This research article represents low-power MAC architecture, which is one of the main building blocks of DSP processors. The MAC unit consists of three important blocks: a multiplier for multiplication, an adder for addition, and an accumulator for storing the results. So, by reducing the power dissipation of multiplier and adder units, we can propose a low-power MAC architecture. In this paper, first a low-power Baugh-Wooley multiplier (with a proposed 2S-T full adder design) and a conventional Baugh-Wooley multiplier (with an existing 2S-T full adder design) are analyzed using Cadence Virtuoso. The proposed full-adder-based Baugh-Wooley multiplier exhibits 32.41 microwatts of power dissipation, which is much less than the conventional Baugh-Wooley multiplier’s power consumption of 2.743 milliwatts. After multipliers, a MAC unit with a conventional multiplier is also simulated with 2.743 milliwatts and using the proposed multiplier with a significant power reduction of 0.5504 milliwatts.","PeriodicalId":196526,"journal":{"name":"2023 International Conference on Artificial Intelligence and Applications (ICAIA) Alliance Technology Conference (ATCON-1)","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 International Conference on Artificial Intelligence and Applications (ICAIA) Alliance Technology Conference (ATCON-1)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAIA57370.2023.10169461","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This research article represents low-power MAC architecture, which is one of the main building blocks of DSP processors. The MAC unit consists of three important blocks: a multiplier for multiplication, an adder for addition, and an accumulator for storing the results. So, by reducing the power dissipation of multiplier and adder units, we can propose a low-power MAC architecture. In this paper, first a low-power Baugh-Wooley multiplier (with a proposed 2S-T full adder design) and a conventional Baugh-Wooley multiplier (with an existing 2S-T full adder design) are analyzed using Cadence Virtuoso. The proposed full-adder-based Baugh-Wooley multiplier exhibits 32.41 microwatts of power dissipation, which is much less than the conventional Baugh-Wooley multiplier’s power consumption of 2.743 milliwatts. After multipliers, a MAC unit with a conventional multiplier is also simulated with 2.743 milliwatts and using the proposed multiplier with a significant power reduction of 0.5504 milliwatts.
DSP处理器低功耗MAC的设计与分析
本文研究了低功耗MAC架构,它是DSP处理器的主要组成部分之一。MAC单元由三个重要的块组成:用于乘法的乘法器、用于加法的加法器和用于存储结果的累加器。因此,通过降低乘法器和加法器的功耗,我们可以提出一个低功耗的MAC架构。本文首先使用Cadence Virtuoso分析了低功耗Baugh-Wooley乘法器(采用提出的2S-T全加法器设计)和传统的Baugh-Wooley乘法器(采用现有的2S-T全加法器设计)。基于全加法器的Baugh-Wooley乘法器的功耗为32.41微瓦,远低于传统的Baugh-Wooley乘法器的功耗(2.743毫瓦)。在使用乘法器之后,还对使用传统乘法器的MAC单元进行了2.743毫瓦的模拟,并使用所提出的乘法器进行了功耗显著降低0.5504毫瓦的模拟。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信