14nm FinFET Device Boost via 2nd Generation Fins Optimized for High Performance CMOS Applications

E. Bazizi, E. Banghart, B. Zhu, J. H. B. Tng, F. Benistant, Y. Hu, X. He, D. Zhou, H. Lo, D. Choi, J. G. Lee
{"title":"14nm FinFET Device Boost via 2nd Generation Fins Optimized for High Performance CMOS Applications","authors":"E. Bazizi, E. Banghart, B. Zhu, J. H. B. Tng, F. Benistant, Y. Hu, X. He, D. Zhou, H. Lo, D. Choi, J. G. Lee","doi":"10.1109/SISPAD.2018.8551704","DOIUrl":null,"url":null,"abstract":"3D TCAD (Technology Computer Aided Design) process and device simulation is used to show that taller and thinner fins at the 14nm device node enable significant DC and RO performance gains for both nFET and pFET short channel devices through improvement in charge inversion andleakage current control. In particular, simulations identify a maximum in the DC and RO performance as a function of the Fin Ratio, defined as the top fin width (TCD) over the bottom fin width (BCD). At long channel, TCAD simulation demonstrates that mobility degradation observed in nFET hardware devices (but not in pFET devices) is due to the effect of quantum confinement in the fin.","PeriodicalId":170070,"journal":{"name":"2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SISPAD.2018.8551704","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

3D TCAD (Technology Computer Aided Design) process and device simulation is used to show that taller and thinner fins at the 14nm device node enable significant DC and RO performance gains for both nFET and pFET short channel devices through improvement in charge inversion andleakage current control. In particular, simulations identify a maximum in the DC and RO performance as a function of the Fin Ratio, defined as the top fin width (TCD) over the bottom fin width (BCD). At long channel, TCAD simulation demonstrates that mobility degradation observed in nFET hardware devices (but not in pFET devices) is due to the effect of quantum confinement in the fin.
14纳米FinFET器件通过第二代鳍优化高性能CMOS应用
3D TCAD(技术计算机辅助设计)过程和器件仿真表明,在14nm器件节点上更高和更薄的鳍通过改进电荷反转和泄漏电流控制,使nFET和pFET短通道器件的直流和反渗透性能得到显著提高。特别地,模拟确定了直流和反渗透性能的最大值是鳍比的函数,定义为上鳍宽度(TCD)除以下鳍宽度(BCD)。在长信道下,TCAD模拟表明,在fet硬件器件中观察到的迁移率下降(而不是在fet器件中)是由于鳍中的量子限制的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信