N. M. Kumar, G. Saravanan, D. S. Ganesh, S. Kanimozi
{"title":"An Efficient Design of 16 Bit MAC Unit using Vedic Mathematics","authors":"N. M. Kumar, G. Saravanan, D. S. Ganesh, S. Kanimozi","doi":"10.54646/bijiiac.001","DOIUrl":null,"url":null,"abstract":"Duplicate and Accumulate (MAC) is one of the central practices utilized absolutely in signal- controlling and different applications. The multiplier is the major piece of Digital Signal Processors (DSPs). Its cutoff spins around power, LUT use, and surrender pick the presence of a DSP. In like way, there is a need to sort out the drive and give up fit multiplier. In this paper, a 16-digit MAC unit is proposed to utilize an 8-cycle Vedic multiplier and pass on a save snake. A relationship with the current 8-cycle Vedic multiplier utilizing Square-Root (SQR) Carry-select snake (CSLA) is introduced. It is isolated and a standard pack multiplier. The whole technique is done in Verilog HDL. Blend and redirections were finished utilizing Xilinx InDesign Suite 14.5. The proposed game plan accomplishes fundamental improvement in region and suspension. In like manner, an abatement in power around 9.5% is refined.","PeriodicalId":382386,"journal":{"name":"BOHR International Journal of Intelligent Instrumentation and Computing","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"BOHR International Journal of Intelligent Instrumentation and Computing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.54646/bijiiac.001","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Duplicate and Accumulate (MAC) is one of the central practices utilized absolutely in signal- controlling and different applications. The multiplier is the major piece of Digital Signal Processors (DSPs). Its cutoff spins around power, LUT use, and surrender pick the presence of a DSP. In like way, there is a need to sort out the drive and give up fit multiplier. In this paper, a 16-digit MAC unit is proposed to utilize an 8-cycle Vedic multiplier and pass on a save snake. A relationship with the current 8-cycle Vedic multiplier utilizing Square-Root (SQR) Carry-select snake (CSLA) is introduced. It is isolated and a standard pack multiplier. The whole technique is done in Verilog HDL. Blend and redirections were finished utilizing Xilinx InDesign Suite 14.5. The proposed game plan accomplishes fundamental improvement in region and suspension. In like manner, an abatement in power around 9.5% is refined.
重复累加(MAC)是信号控制和其他应用中绝对常用的核心方法之一。乘法器是数字信号处理器(dsp)的主要部件。它的截止点围绕电源、LUT使用和投降选择DSP的存在。同样,有必要对驱动器进行分类,并放弃fit乘数。在本文中,提出了一个16位的MAC单元来利用8周期的吠陀乘法器并传递一条拯救蛇。介绍了利用平方根(SQR)携带选择蛇(CSLA)与当前8周期吠陀乘数的关系。它是隔离的,是标准的包倍增器。整个技术是在Verilog HDL中完成的。使用Xilinx InDesign Suite 14.5完成混合和重定向。提出的比赛方案实现了区域和暂停的根本改善。以同样的方式,对9.5%左右的权力削减进行了细化。