Jitter analysis for DS-3 to SONET interface circuit with reduced complexity

T. Moore, J. Brown, W. Krzymień
{"title":"Jitter analysis for DS-3 to SONET interface circuit with reduced complexity","authors":"T. Moore, J. Brown, W. Krzymień","doi":"10.1109/PACRIM.1989.48395","DOIUrl":null,"url":null,"abstract":"The feasibility is discussed of designing a DS-3 to 28 VT 1.5 synchronous optical network (SONET) interface circuit without using intermediate DS-2 and DS-1 desynchronizer phase-lock loops (PLLs). Elimination of intermediate PLLs results in a significant reduction in the cost and complexity of SONET interface circuits for the existing asynchronous digital multiplex hierarchy. The primary concern of implementing such an interface is the effect on accumulated DS-1 waiting time jitter. In order to analyze jitter accumulation, two multiplex models are used. Both models consist of back-to-back M13 multiplexing followed by back-to-back DS-1 to VT 1.5 mapping. The first model includes intermediate DS-2 and DS-1 desynchronizer PLLs, while the second model does not. The jitter analysis and results for both models are given. It is estimated that elimination of these PLLs can reduce the circuit complexity by 14000 gates in a DS-3 to 28 VT1.5 interface design.<<ETX>>","PeriodicalId":256287,"journal":{"name":"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing","volume":"29 12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PACRIM.1989.48395","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The feasibility is discussed of designing a DS-3 to 28 VT 1.5 synchronous optical network (SONET) interface circuit without using intermediate DS-2 and DS-1 desynchronizer phase-lock loops (PLLs). Elimination of intermediate PLLs results in a significant reduction in the cost and complexity of SONET interface circuits for the existing asynchronous digital multiplex hierarchy. The primary concern of implementing such an interface is the effect on accumulated DS-1 waiting time jitter. In order to analyze jitter accumulation, two multiplex models are used. Both models consist of back-to-back M13 multiplexing followed by back-to-back DS-1 to VT 1.5 mapping. The first model includes intermediate DS-2 and DS-1 desynchronizer PLLs, while the second model does not. The jitter analysis and results for both models are given. It is estimated that elimination of these PLLs can reduce the circuit complexity by 14000 gates in a DS-3 to 28 VT1.5 interface design.<>
降低复杂度的DS-3到SONET接口电路的抖动分析
讨论了在不使用DS-2和DS-1中间去同步锁相环的情况下,设计DS-3到28v1.5同步光网络(SONET)接口电路的可行性。消除中间锁相环可以显著降低现有异步数字复用层次结构的SONET接口电路的成本和复杂性。实现这样一个接口的主要关注点是对累积DS-1等待时间抖动的影响。为了分析抖动积累,采用了两种多路复用模型。这两种模型都包括背靠背的M13多路复用,然后是背靠背的DS-1到VT 1.5映射。第一种模型包括中间DS-2和DS-1去同步器锁相环,而第二种模型没有。给出了两种模型的抖动分析结果。据估计,在DS-3到28 VT1.5接口设计中,消除这些锁相环可以将电路复杂性降低14000个门。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信