{"title":"Behavioral modeling and simulation of analog/mixed-signal systems using Verilog-AMS","authors":"Peng Gang","doi":"10.1109/YCICT.2009.5382336","DOIUrl":null,"url":null,"abstract":"This paper presents a methodology for modeling and simulation of analog/mixed-signal systems using Verilog-AMS. Through this approach, it becomes more efficient and convenient to model analog, digital and mixed-signal design. Moreover, it is also a good solution for analog/mixed-signal verification because simulation time will be greatly decreased in this way. The applied methodology brings together the modeling and simulation of a PLL (Phase Locked Loop) in the Cadence AMS design environment. The results show that this methodology provides a standardized framework in order to efficiently and accurately model and simulate complex analog/mixed signal applications.","PeriodicalId":138803,"journal":{"name":"2009 IEEE Youth Conference on Information, Computing and Telecommunication","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Youth Conference on Information, Computing and Telecommunication","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/YCICT.2009.5382336","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
Abstract
This paper presents a methodology for modeling and simulation of analog/mixed-signal systems using Verilog-AMS. Through this approach, it becomes more efficient and convenient to model analog, digital and mixed-signal design. Moreover, it is also a good solution for analog/mixed-signal verification because simulation time will be greatly decreased in this way. The applied methodology brings together the modeling and simulation of a PLL (Phase Locked Loop) in the Cadence AMS design environment. The results show that this methodology provides a standardized framework in order to efficiently and accurately model and simulate complex analog/mixed signal applications.