Double fundamental frequency PLL with second order generalized integrator under unbalanced grid voltages

Zhaoyang Yan, Hongyan He, Jianxia Li, M. Su, Chunjiang Zhang
{"title":"Double fundamental frequency PLL with second order generalized integrator under unbalanced grid voltages","authors":"Zhaoyang Yan, Hongyan He, Jianxia Li, M. Su, Chunjiang Zhang","doi":"10.1109/PEAC.2014.7037838","DOIUrl":null,"url":null,"abstract":"Under unbalanced grid voltage conditions, negative-sequence will generate the double fundamental frequency in the dq synchronous rotating reference frame. In order to detect the positive-sequence component of the grid voltages fast, this paper proposes a new phase-locked loop method, called double fundamental frequency phase-locked loop (DFF-PLL). The operation principle is analyzed, giving the extract formulas of the positive- and negative-sequence with double fundamental frequency, the process of DFF-PLL and the detection of positive-sequence component of grid voltages. The paper improves the second order generalized integrator quadrature-signals generation (SOGI-QSG), in order to remove the DC bias voltage and guarantee the orthogonality of SOGI-QSG. The performance of DFF-PLL is verified by using simulation and experimental results. Compared with DSOGI-PLL, this method increases the detection speed and accuracy under unbalanced grid voltage conditions.","PeriodicalId":309780,"journal":{"name":"2014 International Power Electronics and Application Conference and Exposition","volume":"68 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Power Electronics and Application Conference and Exposition","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PEAC.2014.7037838","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

Under unbalanced grid voltage conditions, negative-sequence will generate the double fundamental frequency in the dq synchronous rotating reference frame. In order to detect the positive-sequence component of the grid voltages fast, this paper proposes a new phase-locked loop method, called double fundamental frequency phase-locked loop (DFF-PLL). The operation principle is analyzed, giving the extract formulas of the positive- and negative-sequence with double fundamental frequency, the process of DFF-PLL and the detection of positive-sequence component of grid voltages. The paper improves the second order generalized integrator quadrature-signals generation (SOGI-QSG), in order to remove the DC bias voltage and guarantee the orthogonality of SOGI-QSG. The performance of DFF-PLL is verified by using simulation and experimental results. Compared with DSOGI-PLL, this method increases the detection speed and accuracy under unbalanced grid voltage conditions.
不平衡电网电压下二阶广义积分器双基频锁相环
在电网电压不平衡的情况下,负序会在dq同步旋转参照系中产生双基频。为了快速检测电网电压的正序分量,本文提出了一种新的锁相环方法——双基频锁相环(DFF-PLL)。分析了其工作原理,给出了双基频正负序的提取公式、dff锁相环的处理过程以及电网电压正序分量的检测。本文对二阶广义积分器正交信号生成(SOGI-QSG)进行了改进,以消除直流偏置电压并保证其正交性。仿真和实验结果验证了dff锁相环的性能。与DSOGI-PLL相比,该方法提高了电网电压不平衡条件下的检测速度和精度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信