Design of Low Power P-Gated Schmitt Trigger SRAM in 65nm CMOS Technology

Dinah Pearl Madelo, Angeline Tayros, Rochelle M. Sabarillo, A. Lowaton, J. Hora
{"title":"Design of Low Power P-Gated Schmitt Trigger SRAM in 65nm CMOS Technology","authors":"Dinah Pearl Madelo, Angeline Tayros, Rochelle M. Sabarillo, A. Lowaton, J. Hora","doi":"10.1109/ICCEREC.2018.8711999","DOIUrl":null,"url":null,"abstract":"The trend of faster microprocessors at lower supply voltages demanded the need for a stable and less power consuming SRAM. This study answered these issues by implementing a 12T Power Gated Schmitt Trigger SRAM implemented in Full Custom 65nm CMOS technology. The read and write stability was accomplished without extra peripheral circuitry with more control signals per cell. The design schematic, layout, and results were obtained using SYNOPSYS Custom Designer. The Full Custom design resulted to 1.25 sq. mm. chip area, 2.43 mW power consumption, and 31.45 ns slack time. Results also show that most power consumption from the Full Custom design come from the banking and row decoders. The memory array has a 16-bit addressable word line, 512 byte memory capacity, simulated with 25–200 MHz operating frequency and under 1V supply voltage.","PeriodicalId":250054,"journal":{"name":"2018 International Conference on Control, Electronics, Renewable Energy and Communications (ICCEREC)","volume":"69 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Control, Electronics, Renewable Energy and Communications (ICCEREC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCEREC.2018.8711999","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The trend of faster microprocessors at lower supply voltages demanded the need for a stable and less power consuming SRAM. This study answered these issues by implementing a 12T Power Gated Schmitt Trigger SRAM implemented in Full Custom 65nm CMOS technology. The read and write stability was accomplished without extra peripheral circuitry with more control signals per cell. The design schematic, layout, and results were obtained using SYNOPSYS Custom Designer. The Full Custom design resulted to 1.25 sq. mm. chip area, 2.43 mW power consumption, and 31.45 ns slack time. Results also show that most power consumption from the Full Custom design come from the banking and row decoders. The memory array has a 16-bit addressable word line, 512 byte memory capacity, simulated with 25–200 MHz operating frequency and under 1V supply voltage.
基于65nm CMOS技术的低功耗p门控Schmitt触发SRAM设计
在较低的电源电压下,更快的微处理器的趋势要求对稳定和低功耗的SRAM的需求。本研究通过实现全定制65nm CMOS技术实现的12T功率门控施密特触发器SRAM解决了这些问题。读写稳定性的实现没有额外的外围电路,每个单元有更多的控制信号。使用SYNOPSYS定制设计器获得设计原理图、布局和结果。完全定制设计的结果是1.25平方米。芯片面积为mm,功耗为2.43 mW,空闲时间为31.45 ns。结果还表明,完全定制设计的大部分功耗来自银行和行解码器。存储器阵列具有16位可寻址字线,512字节存储器容量,在25-200 MHz工作频率和1V电源电压下进行模拟。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信