Clock gating aware energy efficient Frame buffer design on FPGA

B. Pandey, Ekta Walia
{"title":"Clock gating aware energy efficient Frame buffer design on FPGA","authors":"B. Pandey, Ekta Walia","doi":"10.1109/ICCCV.2013.6906735","DOIUrl":null,"url":null,"abstract":"In this work, clock gating technique is applied on the Frame Buffers in order to get more energy efficient Frame Buffers. Frame Buffer is an in-built memory of digital Image Processor, which is writeable by the CPU and readable by the Video Interface and used to store color of each pixel. Clock gating is a power saving technique which turns off the inactive component of design in order to save power consumption. When frame buffer is operating on 10 GHz speed, 98.41% reduction in clock power and 2.51% reduction in I/O power is possible with clock gating. The main purpose of frame buffer is to store or access images more rapidly usually at video rates. Therefore, highest speed of 1THz is applied for frame buffer and we get 98.28% reduction in clock power and 96.58% reduction in I/O power. In that way, we achieve our design goal of both high performance (in range of 1THz) and energy efficient (in range of 90% reduction in power) frame buffer design to achieve high performance energy efficient digital image processor (HPEEC-DIP). In this experiment, Xilinx 14.6 is used as simulator, Verilog is used as verification language, XPower is a power consumption estimator, Frame Buffer is target design and Virtex-6 is targeting 40nm FPGA Device.","PeriodicalId":109014,"journal":{"name":"2013 International Conference on Communication and Computer Vision (ICCCV)","volume":"121 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Communication and Computer Vision (ICCCV)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCV.2013.6906735","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this work, clock gating technique is applied on the Frame Buffers in order to get more energy efficient Frame Buffers. Frame Buffer is an in-built memory of digital Image Processor, which is writeable by the CPU and readable by the Video Interface and used to store color of each pixel. Clock gating is a power saving technique which turns off the inactive component of design in order to save power consumption. When frame buffer is operating on 10 GHz speed, 98.41% reduction in clock power and 2.51% reduction in I/O power is possible with clock gating. The main purpose of frame buffer is to store or access images more rapidly usually at video rates. Therefore, highest speed of 1THz is applied for frame buffer and we get 98.28% reduction in clock power and 96.58% reduction in I/O power. In that way, we achieve our design goal of both high performance (in range of 1THz) and energy efficient (in range of 90% reduction in power) frame buffer design to achieve high performance energy efficient digital image processor (HPEEC-DIP). In this experiment, Xilinx 14.6 is used as simulator, Verilog is used as verification language, XPower is a power consumption estimator, Frame Buffer is target design and Virtex-6 is targeting 40nm FPGA Device.
基于FPGA的时钟门控节能帧缓冲器设计
在本工作中,时钟门控技术应用于帧缓冲器,以获得更节能的帧缓冲器。帧缓冲区是数字图像处理器内置的内存,CPU可写,视频接口可读,用于存储每个像素的颜色。时钟门控是一种节能技术,它关闭设计中的非活动组件以节省功耗。当帧缓冲器工作在10ghz速度时,时钟门控可以使时钟功耗降低98.41%,I/O功耗降低2.51%。帧缓冲的主要目的是更快地存储或访问图像,通常以视频速率。因此,帧缓冲采用1THz的最高速率,时钟功耗降低98.28%,I/O功耗降低96.58%。通过这种方式,我们实现了高性能(在1THz范围内)和节能(在功率降低90%范围内)帧缓冲设计的设计目标,从而实现高性能节能数字图像处理器(HPEEC-DIP)。本实验采用Xilinx 14.6作为模拟器,Verilog作为验证语言,XPower作为功耗估计器,Frame Buffer为目标设计,Virtex-6为40nm FPGA器件。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信