K. Keshav Sai Chowdary, K. Mourya, S. Ravi Teja, G. Suresh Babu, S. Sridevi sathya priya
{"title":"Design of Efficient 16-bit Vedic Multiplier","authors":"K. Keshav Sai Chowdary, K. Mourya, S. Ravi Teja, G. Suresh Babu, S. Sridevi sathya priya","doi":"10.1109/ICSPC51351.2021.9451757","DOIUrl":null,"url":null,"abstract":"In this paper, we propose the implementation of an efficient Vedic multiplier. It is implemented in Xilinx 2018 using the VHDL language. The design is done by using structural modeling using components such as half adders, full adders, AND gate, and OR gate, which is port mapped to the inputs and outputs accordingly.","PeriodicalId":182885,"journal":{"name":"2021 3rd International Conference on Signal Processing and Communication (ICPSC)","volume":"20 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 3rd International Conference on Signal Processing and Communication (ICPSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSPC51351.2021.9451757","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
In this paper, we propose the implementation of an efficient Vedic multiplier. It is implemented in Xilinx 2018 using the VHDL language. The design is done by using structural modeling using components such as half adders, full adders, AND gate, and OR gate, which is port mapped to the inputs and outputs accordingly.