A 56 Gb/s Half-Rate PAM4 SerDes Receiver with LC-VCO Based CDR in 40-nm CMOS Technology

Wentian Fan, Yingmei Chen, Qingyi Zhao, Chao Guo, En Zhu, Zhengfei Hu
{"title":"A 56 Gb/s Half-Rate PAM4 SerDes Receiver with LC-VCO Based CDR in 40-nm CMOS Technology","authors":"Wentian Fan, Yingmei Chen, Qingyi Zhao, Chao Guo, En Zhu, Zhengfei Hu","doi":"10.1109/ICCC56324.2022.10065873","DOIUrl":null,"url":null,"abstract":"This paper presents a compact 56 Gb/s 4-level pulse amplitude modulation (PAM4) SerDes receiver, which employs a half rate architecture. By employing a LC voltage control oscillator (LC-VCO) based clock and data recovery (CDR), the jitter of the receiver is greatly reduced, and the complexity and noise of the system are also decreased. The CDR is implemented in a type-II bang-bang phase-locked loop (BBPLL) topology. To reduce the locking time and improve the stability of CDR, all of the PAM4 signal transitions with the central crossover point chosen by a waveform filter are utilized to extract the phase error. The receiver is designed in a 40-nm CMOS technology and supplied with 1.1 V and the core circuit occupy an area of 0.13 mm2. The simulation results show that the proposed PAM4 receiver can work at 56 Gbit/s with 172 mW consumption.","PeriodicalId":263098,"journal":{"name":"2022 IEEE 8th International Conference on Computer and Communications (ICCC)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 8th International Conference on Computer and Communications (ICCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCC56324.2022.10065873","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a compact 56 Gb/s 4-level pulse amplitude modulation (PAM4) SerDes receiver, which employs a half rate architecture. By employing a LC voltage control oscillator (LC-VCO) based clock and data recovery (CDR), the jitter of the receiver is greatly reduced, and the complexity and noise of the system are also decreased. The CDR is implemented in a type-II bang-bang phase-locked loop (BBPLL) topology. To reduce the locking time and improve the stability of CDR, all of the PAM4 signal transitions with the central crossover point chosen by a waveform filter are utilized to extract the phase error. The receiver is designed in a 40-nm CMOS technology and supplied with 1.1 V and the core circuit occupy an area of 0.13 mm2. The simulation results show that the proposed PAM4 receiver can work at 56 Gbit/s with 172 mW consumption.
基于LC-VCO CDR的56 Gb/s半速率PAM4 SerDes接收机
本文提出了一种紧凑的56 Gb/s 4级脉冲幅度调制(PAM4) SerDes接收机,该接收机采用半速率结构。采用基于LC- vco的时钟和数据恢复(CDR)技术,大大降低了接收机的抖动,降低了系统的复杂性和噪声。CDR采用ii型BBPLL (bang-bang锁相环)拓扑结构。为了减少锁定时间和提高CDR的稳定性,利用波形滤波器选择的所有PAM4信号的中心交叉点来提取相位误差。该接收器采用40纳米CMOS技术设计,电压为1.1 V,核心电路面积为0.13 mm2。仿真结果表明,所设计的PAM4接收机工作速率为56 Gbit/s,功耗为172 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信