Study of jitter generators for high-speed I/O interface jitter tolerance testing

Yuki Ozawa, Takuya Arafune, N. Tsukiji, Haruo Kobayashi, Ryoji Shiota
{"title":"Study of jitter generators for high-speed I/O interface jitter tolerance testing","authors":"Yuki Ozawa, Takuya Arafune, N. Tsukiji, Haruo Kobayashi, Ryoji Shiota","doi":"10.1109/ISPACS.2017.8266524","DOIUrl":null,"url":null,"abstract":"This paper proposes two low-cost jitter generators for high-speed I/O interface jitter tolerance testing. (i) The first one uses inter-symbol interference positively with digital control. The proposed circuit consists of mostly digital circuits with small amount of analog circuits (simple RC low-pass filter), and the digital part can be realized using FPGA or high-speed digital unit of an automated test equipment (ATE). (ii) The second one uses a digital AS modulator with some amount of analog circuits, and the digital part can be realized using high-speed digital unit of the ATE; the digital AS modulator can be realized by software on the ATE, and its output controls switches in the analog circuits. Their principles, theoretical analyses and simulation results are presented.","PeriodicalId":166414,"journal":{"name":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2017.8266524","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper proposes two low-cost jitter generators for high-speed I/O interface jitter tolerance testing. (i) The first one uses inter-symbol interference positively with digital control. The proposed circuit consists of mostly digital circuits with small amount of analog circuits (simple RC low-pass filter), and the digital part can be realized using FPGA or high-speed digital unit of an automated test equipment (ATE). (ii) The second one uses a digital AS modulator with some amount of analog circuits, and the digital part can be realized using high-speed digital unit of the ATE; the digital AS modulator can be realized by software on the ATE, and its output controls switches in the analog circuits. Their principles, theoretical analyses and simulation results are presented.
高速I/O接口抖动容差测试用抖动发生器的研究
本文提出了两种用于高速I/O接口抖动容限测试的低成本抖动发生器。(i)第一种方法积极地利用符号间干扰和数字控制。该电路以数字电路为主,少量模拟电路(简单的RC低通滤波器),数字部分可通过FPGA或自动化测试设备(ATE)的高速数字单元实现。(ii)第二种方案采用数字AS调制器,并配以一定数量的模拟电路,数字部分可采用ATE的高速数字单元实现;数字AS调制器可通过软件在ATE上实现,其输出控制模拟电路中的开关。介绍了它们的原理、理论分析和仿真结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信