Yuki Ozawa, Takuya Arafune, N. Tsukiji, Haruo Kobayashi, Ryoji Shiota
{"title":"Study of jitter generators for high-speed I/O interface jitter tolerance testing","authors":"Yuki Ozawa, Takuya Arafune, N. Tsukiji, Haruo Kobayashi, Ryoji Shiota","doi":"10.1109/ISPACS.2017.8266524","DOIUrl":null,"url":null,"abstract":"This paper proposes two low-cost jitter generators for high-speed I/O interface jitter tolerance testing. (i) The first one uses inter-symbol interference positively with digital control. The proposed circuit consists of mostly digital circuits with small amount of analog circuits (simple RC low-pass filter), and the digital part can be realized using FPGA or high-speed digital unit of an automated test equipment (ATE). (ii) The second one uses a digital AS modulator with some amount of analog circuits, and the digital part can be realized using high-speed digital unit of the ATE; the digital AS modulator can be realized by software on the ATE, and its output controls switches in the analog circuits. Their principles, theoretical analyses and simulation results are presented.","PeriodicalId":166414,"journal":{"name":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Symposium on Intelligent Signal Processing and Communication Systems (ISPACS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPACS.2017.8266524","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
This paper proposes two low-cost jitter generators for high-speed I/O interface jitter tolerance testing. (i) The first one uses inter-symbol interference positively with digital control. The proposed circuit consists of mostly digital circuits with small amount of analog circuits (simple RC low-pass filter), and the digital part can be realized using FPGA or high-speed digital unit of an automated test equipment (ATE). (ii) The second one uses a digital AS modulator with some amount of analog circuits, and the digital part can be realized using high-speed digital unit of the ATE; the digital AS modulator can be realized by software on the ATE, and its output controls switches in the analog circuits. Their principles, theoretical analyses and simulation results are presented.