{"title":"Single Ended Static Random Access Memory for Low-Vdd, High-Speed Embedded Systems","authors":"Jawar Singh, J. Mathew, S. Mohanty, D. Pradhan","doi":"10.1109/VLSI.Design.2009.38","DOIUrl":null,"url":null,"abstract":"Single-ended static random access memory (SESRAM) is well known for their tremendous potential of low active power and leakage dissipations. In this paper, we present a novel six-transistor (6T) SE-SRAM bitcell for low-Vdd and high speed embedded applications with significant improvement in their power, performance and stability under process variations. The proposed design has a strong 2.65× worst case read static noise margin (SNM) compared to a standard 6T SRAM. A strong write-ability of logic 'one' is achieved, which is problematic in SE-SRAM cells even at lower voltage. The proposed bitcell design is mainly targeted for word-organized SRAMs. A 16 × 16 × 32bit SRAM with proposed and standard 6T bitcells is simulated'(including parasitics) for 65nm CMOS technology to evaluate and compare the different performance parameters, such as, read SNM, write-ability, access delay and power. The dynamic and leakage power dissipation in the proposed 6T design is reduced by28% and 21%, respectively, as compared to standard 6T design.","PeriodicalId":267121,"journal":{"name":"2009 22nd International Conference on VLSI Design","volume":"88 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 22nd International Conference on VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI.Design.2009.38","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
Single-ended static random access memory (SESRAM) is well known for their tremendous potential of low active power and leakage dissipations. In this paper, we present a novel six-transistor (6T) SE-SRAM bitcell for low-Vdd and high speed embedded applications with significant improvement in their power, performance and stability under process variations. The proposed design has a strong 2.65× worst case read static noise margin (SNM) compared to a standard 6T SRAM. A strong write-ability of logic 'one' is achieved, which is problematic in SE-SRAM cells even at lower voltage. The proposed bitcell design is mainly targeted for word-organized SRAMs. A 16 × 16 × 32bit SRAM with proposed and standard 6T bitcells is simulated'(including parasitics) for 65nm CMOS technology to evaluate and compare the different performance parameters, such as, read SNM, write-ability, access delay and power. The dynamic and leakage power dissipation in the proposed 6T design is reduced by28% and 21%, respectively, as compared to standard 6T design.