Multidomain Modeling for Reliability Evaluation of Devices and Microsystems Using Verilog-A

J. Kammerer, M. Garci, Achraf Kaïd, F. Roqueta
{"title":"Multidomain Modeling for Reliability Evaluation of Devices and Microsystems Using Verilog-A","authors":"J. Kammerer, M. Garci, Achraf Kaïd, F. Roqueta","doi":"10.23919/mixdes55591.2022.9838222","DOIUrl":null,"url":null,"abstract":"With the continuous increase in integration density, the dissipated power density has reached a critical level and thermal issues are now a major concern. Currently, evaluating the thermal behavior of a chip is generally done thanks to a finite element method software. However, this approach is complex, time consuming and sometimes even not feasible. Thereby, the need for a user-friendly tool designed to evaluate the temperature distribution inside an integrated system through standard circuit simulation arises. Analog hardware description languages (AHDL) offer the opportunity to manipulate thermal quantities thus allowing to perform electrothermal simulations in a standard microelectronics CAD environment. Taking advantage of the capabilities of these AHDL, a general method consisting in layout driven meshing for thermal modeling of the chip associated to electrothermal compact modeling of devices has been developed. The resulting tool which is fully integrated in the Cadence environement is able to generate an electrothermal netlist suitable to SPICE-like simulators. To address large system simulations, a high-level electrothermal modeling method has been developed, allowing to perform full-chip simulations. Recently, the tool has been adapted to power electronics industry needs. It is able to address reliability issues such as overheating, hot spot detection, thermal drift or even delamination.","PeriodicalId":356244,"journal":{"name":"2022 29th International Conference on Mixed Design of Integrated Circuits and System (MIXDES)","volume":"108 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-06-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 29th International Conference on Mixed Design of Integrated Circuits and System (MIXDES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/mixdes55591.2022.9838222","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

With the continuous increase in integration density, the dissipated power density has reached a critical level and thermal issues are now a major concern. Currently, evaluating the thermal behavior of a chip is generally done thanks to a finite element method software. However, this approach is complex, time consuming and sometimes even not feasible. Thereby, the need for a user-friendly tool designed to evaluate the temperature distribution inside an integrated system through standard circuit simulation arises. Analog hardware description languages (AHDL) offer the opportunity to manipulate thermal quantities thus allowing to perform electrothermal simulations in a standard microelectronics CAD environment. Taking advantage of the capabilities of these AHDL, a general method consisting in layout driven meshing for thermal modeling of the chip associated to electrothermal compact modeling of devices has been developed. The resulting tool which is fully integrated in the Cadence environement is able to generate an electrothermal netlist suitable to SPICE-like simulators. To address large system simulations, a high-level electrothermal modeling method has been developed, allowing to perform full-chip simulations. Recently, the tool has been adapted to power electronics industry needs. It is able to address reliability issues such as overheating, hot spot detection, thermal drift or even delamination.
基于Verilog-A的设备和微系统可靠性评估多域建模
随着集成密度的不断增加,耗散功率密度已经达到了一个临界水平,热问题现在是一个主要关注的问题。目前,评估芯片的热行为通常是通过有限元方法软件来完成的。然而,这种方法复杂、耗时,有时甚至不可行。因此,需要一个用户友好的工具设计来评估温度分布内部的集成系统通过标准电路模拟出现。模拟硬件描述语言(AHDL)提供了操作热量的机会,从而允许在标准微电子CAD环境中执行电热模拟。利用这些AHDL的功能,开发了一种由布局驱动网格组成的用于芯片热建模的通用方法,该方法与器件的电热紧凑建模相关。所得到的工具完全集成在Cadence环境中,能够生成适合于spice类模拟器的电热网表。为了解决大型系统仿真,开发了一种高级电热建模方法,允许执行全芯片仿真。最近,该工具已适应电力电子行业的需求。它能够解决诸如过热、热点检测、热漂移甚至分层等可靠性问题。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信