Fast acquisition frequency synthesizer with n-stage novel type cycle swallowers

D. Park, Shinsaku Mori
{"title":"Fast acquisition frequency synthesizer with n-stage novel type cycle swallowers","authors":"D. Park, Shinsaku Mori","doi":"10.1109/ICC.1992.268081","DOIUrl":null,"url":null,"abstract":"A novel design for a phase-locked loop (PLL) frequency synthesizer is proposed to obtain a fast acquisition time. For conventional PLL frequency synthesizer design, the smallest frequency increment is the same as the reference frequency. Thus, a low reference frequency can only be used at the expense of a longer acquisition time. However, in the proposed PLL synthesizer, by introducing n-stage novel type cycle swallowers, the smallest frequency increment and the reference frequency can be made to be independent of each other. Therefore, by using higher feedback and reference frequencies, the proposed synthesizer can attain an acquisition performance over 10/sup 3/ times faster than that of the conventional PLL synthesizer and maintain the same smallest frequency increment for the output frequency. The performance of the design is illustrated by experimental results.<<ETX>>","PeriodicalId":170618,"journal":{"name":"[Conference Record] SUPERCOMM/ICC '92 Discovering a New World of Communications","volume":"212 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"[Conference Record] SUPERCOMM/ICC '92 Discovering a New World of Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICC.1992.268081","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

A novel design for a phase-locked loop (PLL) frequency synthesizer is proposed to obtain a fast acquisition time. For conventional PLL frequency synthesizer design, the smallest frequency increment is the same as the reference frequency. Thus, a low reference frequency can only be used at the expense of a longer acquisition time. However, in the proposed PLL synthesizer, by introducing n-stage novel type cycle swallowers, the smallest frequency increment and the reference frequency can be made to be independent of each other. Therefore, by using higher feedback and reference frequencies, the proposed synthesizer can attain an acquisition performance over 10/sup 3/ times faster than that of the conventional PLL synthesizer and maintain the same smallest frequency increment for the output frequency. The performance of the design is illustrated by experimental results.<>
n级新型周期吞片快速采集频率合成器
提出了一种锁相环频率合成器的新设计,以获得更快的采集时间。对于传统的锁相环频率合成器设计,最小的频率增量与参考频率相同。因此,低参考频率只能以较长的采集时间为代价。然而,在所提出的锁相环合成器中,通过引入n级新型吞环,可以使最小频率增量与参考频率相互独立。因此,通过使用更高的反馈和参考频率,所提出的合成器可以获得比传统锁相环合成器快10/sup / 3/倍以上的采集性能,并保持输出频率的最小频率增量。实验结果表明了该设计的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信