{"title":"A novel clock deskew method by linear programming","authors":"Y. Hashizume, Y. Takashima, Y. Nakamura","doi":"10.1109/MWSCAS.2007.4488782","DOIUrl":null,"url":null,"abstract":"Since the process technology of LSI devices are developing, the process variation becomes a more critical issue. Especially, the clock skew, which is produced by fabrication variation, causes the serious defects for fabricated chip functions. To improve this problem, the several deskew methods using programmable delay elements (PDEs) have been proposed. However, they need much test cost and PDE cost for an industrial application. We propose a novel method with less PDEs and less test cost by linear programming (LP). The proposed method calculates the each PDE delay using the feasibility check of LP. Our experiment shows that the nondefective chip rate after applying deskew increase 91.6% with 4 PDEs while the nondefective chip rate before applying deskew are 21.2%. The experimental result confirms that our proposed method is effective for improving the yields and relaxing the design margin.","PeriodicalId":256061,"journal":{"name":"2007 50th Midwest Symposium on Circuits and Systems","volume":"100 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 50th Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2007.4488782","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
Since the process technology of LSI devices are developing, the process variation becomes a more critical issue. Especially, the clock skew, which is produced by fabrication variation, causes the serious defects for fabricated chip functions. To improve this problem, the several deskew methods using programmable delay elements (PDEs) have been proposed. However, they need much test cost and PDE cost for an industrial application. We propose a novel method with less PDEs and less test cost by linear programming (LP). The proposed method calculates the each PDE delay using the feasibility check of LP. Our experiment shows that the nondefective chip rate after applying deskew increase 91.6% with 4 PDEs while the nondefective chip rate before applying deskew are 21.2%. The experimental result confirms that our proposed method is effective for improving the yields and relaxing the design margin.