{"title":"A fuzzy logic inference processor","authors":"J. Fattaruso, S. Mahant-Shetti, J. Brock Barton","doi":"10.1109/IFIS.1993.324186","DOIUrl":null,"url":null,"abstract":"A mixed analog-digital fuzzy logic inference engine chip fabricated in an O.8 /spl mu/m CMOS process is described. The interface to the processor behaves like a static RAM, and computation of the fuzzy logic inference is performed between memory locations in parallel by an array of analog charge-domain circuits. Eight inputs and four outputs are provided, and up to 32 rules may be programmed into the chip. The results of the inference over all rules including a center-of-mass defuzzification, may be computed in 2 /spl mu/sec.<<ETX>>","PeriodicalId":408138,"journal":{"name":"Third International Conference on Industrial Fuzzy Control and Intelligent Systems","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"28","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Third International Conference on Industrial Fuzzy Control and Intelligent Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IFIS.1993.324186","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 28
Abstract
A mixed analog-digital fuzzy logic inference engine chip fabricated in an O.8 /spl mu/m CMOS process is described. The interface to the processor behaves like a static RAM, and computation of the fuzzy logic inference is performed between memory locations in parallel by an array of analog charge-domain circuits. Eight inputs and four outputs are provided, and up to 32 rules may be programmed into the chip. The results of the inference over all rules including a center-of-mass defuzzification, may be computed in 2 /spl mu/sec.<>