A fuzzy logic inference processor

J. Fattaruso, S. Mahant-Shetti, J. Brock Barton
{"title":"A fuzzy logic inference processor","authors":"J. Fattaruso, S. Mahant-Shetti, J. Brock Barton","doi":"10.1109/IFIS.1993.324186","DOIUrl":null,"url":null,"abstract":"A mixed analog-digital fuzzy logic inference engine chip fabricated in an O.8 /spl mu/m CMOS process is described. The interface to the processor behaves like a static RAM, and computation of the fuzzy logic inference is performed between memory locations in parallel by an array of analog charge-domain circuits. Eight inputs and four outputs are provided, and up to 32 rules may be programmed into the chip. The results of the inference over all rules including a center-of-mass defuzzification, may be computed in 2 /spl mu/sec.<<ETX>>","PeriodicalId":408138,"journal":{"name":"Third International Conference on Industrial Fuzzy Control and Intelligent Systems","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"28","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Third International Conference on Industrial Fuzzy Control and Intelligent Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IFIS.1993.324186","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 28

Abstract

A mixed analog-digital fuzzy logic inference engine chip fabricated in an O.8 /spl mu/m CMOS process is described. The interface to the processor behaves like a static RAM, and computation of the fuzzy logic inference is performed between memory locations in parallel by an array of analog charge-domain circuits. Eight inputs and four outputs are provided, and up to 32 rules may be programmed into the chip. The results of the inference over all rules including a center-of-mass defuzzification, may be computed in 2 /spl mu/sec.<>
一种模糊逻辑推理处理器
介绍了一种以0.8 /spl μ m CMOS工艺制作的模数混合模糊逻辑推理机芯片。与处理器的接口类似于静态RAM,模糊逻辑推理的计算由一组模拟电荷域电路在存储器位置之间并行执行。提供8个输入和4个输出,最多可将32条规则编程到芯片中。包括质心去模糊化在内的所有规则的推理结果,可以用2 /spl mu/sec.>来计算
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信