Logical Algorithms of the Accelerated Multiplication With Minimum Quantity of Nonzero Digits of the Converted Multipliers

Ivan Korol, I. Korol
{"title":"Logical Algorithms of the Accelerated Multiplication With Minimum Quantity of Nonzero Digits of the Converted Multipliers","authors":"Ivan Korol, I. Korol","doi":"10.23939/acps2019.01.025","DOIUrl":null,"url":null,"abstract":": The article presents a new algorithm of accelerated multiplication, in which the time of multiplication has been reduced through the decrease in the number of nonzero digits of the multiplier. In this case, the multiplier has been presented in the form of the extended binary code. The article proves the algorithm's efficiency in comparison to previously known methods. The developed algorithm has been implemented using the hardware description language AHDL (Altera Hardware Description Language) in the Logic Development System MAX+PLUS II.","PeriodicalId":188480,"journal":{"name":"Advances in Cyber-Physical Systems","volume":"62 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-03-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Advances in Cyber-Physical Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23939/acps2019.01.025","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

: The article presents a new algorithm of accelerated multiplication, in which the time of multiplication has been reduced through the decrease in the number of nonzero digits of the multiplier. In this case, the multiplier has been presented in the form of the extended binary code. The article proves the algorithm's efficiency in comparison to previously known methods. The developed algorithm has been implemented using the hardware description language AHDL (Altera Hardware Description Language) in the Logic Development System MAX+PLUS II.
转换乘法器非零位数最小加速乘法的逻辑算法
本文提出了一种新的加速乘法算法,该算法通过减少乘法器的非零位数来减少乘法运算的时间。在这种情况下,乘数以扩展二进制代码的形式表示。通过与已有方法的比较,证明了该算法的有效性。所开发的算法已在逻辑开发系统MAX+PLUS II中使用硬件描述语言AHDL (Altera hardware description language)实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信