Shen-Li Chen, Yu-Ting Huang, Chih-Hung Yang, K. Chen, Yi-Cih Wu, Jia-Ming Lin, Chih-Ying Yen
{"title":"ESD reliability improvement by the source-discrete placement in a 45-V pLDMOS-SCR (npn-type)","authors":"Shen-Li Chen, Yu-Ting Huang, Chih-Hung Yang, K. Chen, Yi-Cih Wu, Jia-Ming Lin, Chih-Ying Yen","doi":"10.1109/PECON.2016.7951535","DOIUrl":null,"url":null,"abstract":"In this paper, Electrostatic-Discharge (ESD) reliability study of 45-V HV pLDMOS devices with the source-side discrete islands is investigated. A pure pLDMOS transistor is always frail in ESD harms (It2= 0.107-A). However, if a pLDMOS device with two embedded SCRs (drain side npn-arranged); the corresponding It2 current can be upgraded to 0.644-A. Furthermore, as a pLDMOS-SCR (npn-arranged stripe type) extra with the source discrete technique, the trigger voltage (Vt1) values of these pLDMOS-SCR devices have slowly increased with the OD-rows number decreased. And, a highest Vt1 value on DIS-3 of 48.49-V can be obtained. Meanwhile, the best secondary breakdown current (It2) value is 4.032-A. Then, a source discrete technique is good for ESD robustness in these pLDMOS-SCR compound devices.","PeriodicalId":259969,"journal":{"name":"2016 IEEE International Conference on Power and Energy (PECon)","volume":"219 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Power and Energy (PECon)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PECON.2016.7951535","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this paper, Electrostatic-Discharge (ESD) reliability study of 45-V HV pLDMOS devices with the source-side discrete islands is investigated. A pure pLDMOS transistor is always frail in ESD harms (It2= 0.107-A). However, if a pLDMOS device with two embedded SCRs (drain side npn-arranged); the corresponding It2 current can be upgraded to 0.644-A. Furthermore, as a pLDMOS-SCR (npn-arranged stripe type) extra with the source discrete technique, the trigger voltage (Vt1) values of these pLDMOS-SCR devices have slowly increased with the OD-rows number decreased. And, a highest Vt1 value on DIS-3 of 48.49-V can be obtained. Meanwhile, the best secondary breakdown current (It2) value is 4.032-A. Then, a source discrete technique is good for ESD robustness in these pLDMOS-SCR compound devices.