Design of 4.9 GHz Current starved VCO for PLL and CDR

Neha Singhal, R. Sharma
{"title":"Design of 4.9 GHz Current starved VCO for PLL and CDR","authors":"Neha Singhal, R. Sharma","doi":"10.1109/SPIN.2018.8474152","DOIUrl":null,"url":null,"abstract":"A modified current starved voltage controlled oscillator (VCO) is introduced that uses voltage to current convertor based biasing circuit. The voltage supply fluctuations are reduced at output of this VCO. The frequency range obtained at the output is varying with resistor value. The highest frequency is 4.9 GHz with resistance value of 60K.The output frequency is increasing with control voltage with less noise fluctuations and reduced power of 55uW at output. The phase noise of VCO obtained at output is -144.522dBc/Hz at 1MHz at resistance value of 60K. This VCO is useful in wireless communication such as phase locked loop, clock and data recovery circuits etc. It is designed using 180 nm CMOS technology of cadence virtuoso.","PeriodicalId":184596,"journal":{"name":"2018 5th International Conference on Signal Processing and Integrated Networks (SPIN)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 5th International Conference on Signal Processing and Integrated Networks (SPIN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPIN.2018.8474152","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A modified current starved voltage controlled oscillator (VCO) is introduced that uses voltage to current convertor based biasing circuit. The voltage supply fluctuations are reduced at output of this VCO. The frequency range obtained at the output is varying with resistor value. The highest frequency is 4.9 GHz with resistance value of 60K.The output frequency is increasing with control voltage with less noise fluctuations and reduced power of 55uW at output. The phase noise of VCO obtained at output is -144.522dBc/Hz at 1MHz at resistance value of 60K. This VCO is useful in wireless communication such as phase locked loop, clock and data recovery circuits etc. It is designed using 180 nm CMOS technology of cadence virtuoso.
用于锁相环和CDR的4.9 GHz缺流压控振荡器设计
介绍了一种改进的缺流压控振荡器(VCO),该振荡器采用基于电压-电流变换器的偏置电路。该压控振荡器的输出电压波动减小。在输出处获得的频率范围随电阻值的变化而变化。最高频率为4.9 GHz,电阻值为60K。输出频率随控制电压的增加而增加,噪声波动较小,输出功率降低到55w。在输出端得到的VCO相位噪声为-144.522dBc/Hz,在1MHz时,电阻值为60K。该压控振荡器适用于锁相环、时钟和数据恢复等无线通信电路。它采用cadence virtuoso的180纳米CMOS技术设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信