{"title":"Design of 4.9 GHz Current starved VCO for PLL and CDR","authors":"Neha Singhal, R. Sharma","doi":"10.1109/SPIN.2018.8474152","DOIUrl":null,"url":null,"abstract":"A modified current starved voltage controlled oscillator (VCO) is introduced that uses voltage to current convertor based biasing circuit. The voltage supply fluctuations are reduced at output of this VCO. The frequency range obtained at the output is varying with resistor value. The highest frequency is 4.9 GHz with resistance value of 60K.The output frequency is increasing with control voltage with less noise fluctuations and reduced power of 55uW at output. The phase noise of VCO obtained at output is -144.522dBc/Hz at 1MHz at resistance value of 60K. This VCO is useful in wireless communication such as phase locked loop, clock and data recovery circuits etc. It is designed using 180 nm CMOS technology of cadence virtuoso.","PeriodicalId":184596,"journal":{"name":"2018 5th International Conference on Signal Processing and Integrated Networks (SPIN)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 5th International Conference on Signal Processing and Integrated Networks (SPIN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPIN.2018.8474152","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
A modified current starved voltage controlled oscillator (VCO) is introduced that uses voltage to current convertor based biasing circuit. The voltage supply fluctuations are reduced at output of this VCO. The frequency range obtained at the output is varying with resistor value. The highest frequency is 4.9 GHz with resistance value of 60K.The output frequency is increasing with control voltage with less noise fluctuations and reduced power of 55uW at output. The phase noise of VCO obtained at output is -144.522dBc/Hz at 1MHz at resistance value of 60K. This VCO is useful in wireless communication such as phase locked loop, clock and data recovery circuits etc. It is designed using 180 nm CMOS technology of cadence virtuoso.