Mustafa Oz, E. Bonizzoni, F. Maloberti, Alper Akdikmen, Jianping Li
{"title":"A Rail-to-Rail CMOS Voltage Comparator with Programmable Hysteresis","authors":"Mustafa Oz, E. Bonizzoni, F. Maloberti, Alper Akdikmen, Jianping Li","doi":"10.1109/icecs53924.2021.9665571","DOIUrl":null,"url":null,"abstract":"A low offset voltage comparator with programmable hysteresis is analyzed, simulated, and presented. The comparator employs a new method for creating the hysteresis and its low-to-high and high-to-low transition threshold levels can be controlled independently even after fabrication. The circuit uses an NMOS and a PMOS preamplifier to accomplish the rail-to-rail operation. The comparator is designed and simulated in a conventional $0.13-\\mu\\mathrm{m}$ CMOS process with a 3.3-V supply voltage. Monte Carlo simulations show that the comparator's random offset is $46.3\\ \\mu\\mathrm{V}$ and its response time is 137 ns when the hysteresis is set to zero. The static current consumption is $11.2\\ \\mu\\mathrm{A}$ from a 3.3-V power supply. All the hysteresis levels are obtained with good precision.","PeriodicalId":448558,"journal":{"name":"2021 28th IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 28th IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icecs53924.2021.9665571","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2
Abstract
A low offset voltage comparator with programmable hysteresis is analyzed, simulated, and presented. The comparator employs a new method for creating the hysteresis and its low-to-high and high-to-low transition threshold levels can be controlled independently even after fabrication. The circuit uses an NMOS and a PMOS preamplifier to accomplish the rail-to-rail operation. The comparator is designed and simulated in a conventional $0.13-\mu\mathrm{m}$ CMOS process with a 3.3-V supply voltage. Monte Carlo simulations show that the comparator's random offset is $46.3\ \mu\mathrm{V}$ and its response time is 137 ns when the hysteresis is set to zero. The static current consumption is $11.2\ \mu\mathrm{A}$ from a 3.3-V power supply. All the hysteresis levels are obtained with good precision.