Synthesis approach to multi-level regular representation for combinational circuits

M. Chrzanowska-Jeske, Chungping Guo
{"title":"Synthesis approach to multi-level regular representation for combinational circuits","authors":"M. Chrzanowska-Jeske, Chungping Guo","doi":"10.1109/ICECS.1996.582844","DOIUrl":null,"url":null,"abstract":"In this paper we present a new approach to the synthesis of regular two-dimensional, multilevel logic arrays. We address a new restricted factorization method to synthesis a combinational function as a two-dimensional multi-level array. This is an integrated logic and layout synthesis method which can be used for full custom design such as module generation or for locally-connected fine-grain FPGAs. We defined a new multi-bus architecture, and developed an algorithm to solve the synthesis problem. The benchmark results show encouraging improvements over previous approaches.","PeriodicalId":402369,"journal":{"name":"Proceedings of Third International Conference on Electronics, Circuits, and Systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1996-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Third International Conference on Electronics, Circuits, and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.1996.582844","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper we present a new approach to the synthesis of regular two-dimensional, multilevel logic arrays. We address a new restricted factorization method to synthesis a combinational function as a two-dimensional multi-level array. This is an integrated logic and layout synthesis method which can be used for full custom design such as module generation or for locally-connected fine-grain FPGAs. We defined a new multi-bus architecture, and developed an algorithm to solve the synthesis problem. The benchmark results show encouraging improvements over previous approaches.
组合电路多级正则表示的综合方法
本文提出了一种合成规则二维多电平逻辑阵列的新方法。提出了一种新的限制因子分解方法,将组合函数合成为二维多级数组。这是一种集成逻辑和布局综合方法,可用于完全定制设计,如模块生成或本地连接的细粒度fpga。我们定义了一种新的多总线体系结构,并开发了一种算法来解决综合问题。基准测试结果显示,与以前的方法相比,有了令人鼓舞的改进。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信