Analysis and system optimization of high performance clocking for modern mobile platforms

X. Qi, R. Mittal, S. Ji, S. Puligundla
{"title":"Analysis and system optimization of high performance clocking for modern mobile platforms","authors":"X. Qi, R. Mittal, S. Ji, S. Puligundla","doi":"10.1109/EPEPS.2015.7347165","DOIUrl":null,"url":null,"abstract":"Modern mobile platforms contain mainly active components in a small area with stringent power and cost targets. An integrated clock is needed for PLLs, component internal functions as well as transferring data among them. Due to the small mobile form factors, the noise coupling from power/ground and signals to the integrated clock circuitry becomes more evident impacting clock performance significantly. A method of signal and power integrity analysis and system optimization is proposed to design clocks in System-on-Chip (SoC), package and platform of mobile products such as wearables, phones and tablets. The measured results from high volume mobile systems show 30% clock jitter reduction from generation to generation using the frequency domain analysis and system optimization.","PeriodicalId":191549,"journal":{"name":"2016 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","volume":"56 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2015.7347165","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Modern mobile platforms contain mainly active components in a small area with stringent power and cost targets. An integrated clock is needed for PLLs, component internal functions as well as transferring data among them. Due to the small mobile form factors, the noise coupling from power/ground and signals to the integrated clock circuitry becomes more evident impacting clock performance significantly. A method of signal and power integrity analysis and system optimization is proposed to design clocks in System-on-Chip (SoC), package and platform of mobile products such as wearables, phones and tablets. The measured results from high volume mobile systems show 30% clock jitter reduction from generation to generation using the frequency domain analysis and system optimization.
现代移动平台的高性能时钟分析与系统优化
现代移动平台以有源元件为主,面积小,功耗和成本指标严格。锁相环、元件内部功能以及它们之间的数据传输都需要一个集成时钟。由于小的移动外形因素,从电源/地和信号到集成时钟电路的噪声耦合变得更加明显,显著影响时钟性能。针对可穿戴设备、手机、平板电脑等移动产品的SoC (system -on- chip)、封装和平台中的时钟设计,提出了一种信号和电源完整性分析及系统优化方法。高容量移动系统的测量结果表明,使用频域分析和系统优化,每代时钟抖动减少30%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信