Trap-Assisted Passing Word Line Leakage and Variable Retention Time in DRAM

Yumeng Sun, Xiang Liu, Noakim Wang, Jongsung Jeon, Blacksmith Wu, Kanyu Cao
{"title":"Trap-Assisted Passing Word Line Leakage and Variable Retention Time in DRAM","authors":"Yumeng Sun, Xiang Liu, Noakim Wang, Jongsung Jeon, Blacksmith Wu, Kanyu Cao","doi":"10.1109/ICET51757.2021.9451059","DOIUrl":null,"url":null,"abstract":"As DRAM chips are scaling down, the reduction of retention time and reliability issue are getting more and more crucial. Through 3D TCAD simulations, the trap location and type effects on the access transistor leakage and reliability have been studied. The results indicate that different trap locations can induce opposite passing gate effects, and the GOX/Si interface traps are more important than STI/Si interface traps for suppressing the passing world line effects. Besides, the STI/Si interface traps will result in a coupling between passing word line effects and variable retention time(VRT) failure, which will make it difficult to capture and repair the VRT fail bits. Finally, some test methods have been suggested to capture more VRT cell to improve yield. This study has illustrated the correlation between the trap position and different failure model. It will guide manufactures to check the STI or gate oxide process according to the issues they faced.","PeriodicalId":316980,"journal":{"name":"2021 IEEE 4th International Conference on Electronics Technology (ICET)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-05-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 4th International Conference on Electronics Technology (ICET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICET51757.2021.9451059","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

As DRAM chips are scaling down, the reduction of retention time and reliability issue are getting more and more crucial. Through 3D TCAD simulations, the trap location and type effects on the access transistor leakage and reliability have been studied. The results indicate that different trap locations can induce opposite passing gate effects, and the GOX/Si interface traps are more important than STI/Si interface traps for suppressing the passing world line effects. Besides, the STI/Si interface traps will result in a coupling between passing word line effects and variable retention time(VRT) failure, which will make it difficult to capture and repair the VRT fail bits. Finally, some test methods have been suggested to capture more VRT cell to improve yield. This study has illustrated the correlation between the trap position and different failure model. It will guide manufactures to check the STI or gate oxide process according to the issues they faced.
DRAM中陷阱辅助的传字线泄漏与可变保留时间
随着DRAM芯片的小型化,存储时间的缩短和可靠性问题变得越来越重要。通过三维TCAD仿真,研究了陷阱位置和陷阱类型对晶体管漏损和可靠性的影响。结果表明,不同的陷阱位置可以诱导相反的通过门效应,并且GOX/Si界面陷阱比STI/Si界面陷阱对抑制通过世界线效应更重要。此外,STI/Si接口陷阱将导致传递字线效应和可变保留时间(VRT)失效之间的耦合,这将使VRT失效位的捕获和修复变得困难。最后,提出了一些测试方法,以捕获更多的VRT细胞,以提高产量。研究表明,不同的破坏模式与圈闭位置之间存在相关性。它将指导制造商根据他们面临的问题检查STI或栅氧化工艺。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信