Integration of Sub-melt Laser Annealing on Metal Gate CMOS Devices for Sub 50 nm Node DRAM

G. Buh, G. Yon, T. Park, Jin-Wook Lee, Jihyun Kim, Y. Wang, Lucia Feng, Xiaoru Wang, Y. Shin, Siyoung Choi, U. Chung, J. Moon, B. Ryu
{"title":"Integration of Sub-melt Laser Annealing on Metal Gate CMOS Devices for Sub 50 nm Node DRAM","authors":"G. Buh, G. Yon, T. Park, Jin-Wook Lee, Jihyun Kim, Y. Wang, Lucia Feng, Xiaoru Wang, Y. Shin, Siyoung Choi, U. Chung, J. Moon, B. Ryu","doi":"10.1109/IEDM.2006.346918","DOIUrl":null,"url":null,"abstract":"We report on the integration of sub-melt laser spike annealing (LSA) on W-gate stacked DRAM. We applied the LSA as a reactivation in back-end processes to comply with the considerable metal-pattern effects and strong DRAM thermal-budget. Improvements in drive currents of peripheral transistors (4 %/14 % for n/p-FETs) are achieved by using the LSA without incurring short channel effect (SCE) while minimizing pattern effects of metal gate. DRAM cell transistors also show improvements in drive current, junction leakage, and GIDL (gate-induced drain leakage) without laser-induced local defects and reliability degradation","PeriodicalId":366359,"journal":{"name":"2006 International Electron Devices Meeting","volume":"185 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2006.346918","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

We report on the integration of sub-melt laser spike annealing (LSA) on W-gate stacked DRAM. We applied the LSA as a reactivation in back-end processes to comply with the considerable metal-pattern effects and strong DRAM thermal-budget. Improvements in drive currents of peripheral transistors (4 %/14 % for n/p-FETs) are achieved by using the LSA without incurring short channel effect (SCE) while minimizing pattern effects of metal gate. DRAM cell transistors also show improvements in drive current, junction leakage, and GIDL (gate-induced drain leakage) without laser-induced local defects and reliability degradation
亚熔体激光退火在亚50nm节点DRAM金属栅CMOS器件上的集成
本文报道了亚熔体激光脉冲退火(LSA)在w栅堆叠DRAM上的集成。我们应用LSA作为后端过程的再激活,以符合可观的金属图案效应和强DRAM热预算。通过使用LSA,外围晶体管的驱动电流(n/p- fet为4% / 14%)得到了改善,而不会产生短通道效应(SCE),同时最小化了金属栅极的图案效应。DRAM单元晶体管在驱动电流、结漏和GIDL(栅致漏漏)方面也有改善,没有激光引起的局部缺陷和可靠性下降
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信