An emulated digital architecture implementing the CNN Universal Machine

Á. Zarándy, P. Keresztes, T. Roska, P. Szolgay
{"title":"An emulated digital architecture implementing the CNN Universal Machine","authors":"Á. Zarándy, P. Keresztes, T. Roska, P. Szolgay","doi":"10.1109/CNNA.1998.685378","DOIUrl":null,"url":null,"abstract":"An emulated digital VLSI CMOS architecture is described, where the main features are as follows: (i) variable accuracy, (ii) a complete CNN Universal Machine on the silicon, (iii) a good area time trade off. The whole architecture was defined on VHDL and the following key parameters of the implementation were computed namely, (i) the speed (1 ns/virtual cell/iteration), (ii) the number of the physical processing cells per cm/sup 2/ is 24 by using 0.35 /spl mu/m three metal layer CMOS technology.","PeriodicalId":171485,"journal":{"name":"1998 Fifth IEEE International Workshop on Cellular Neural Networks and their Applications. Proceedings (Cat. No.98TH8359)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"18","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 Fifth IEEE International Workshop on Cellular Neural Networks and their Applications. Proceedings (Cat. No.98TH8359)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CNNA.1998.685378","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 18

Abstract

An emulated digital VLSI CMOS architecture is described, where the main features are as follows: (i) variable accuracy, (ii) a complete CNN Universal Machine on the silicon, (iii) a good area time trade off. The whole architecture was defined on VHDL and the following key parameters of the implementation were computed namely, (i) the speed (1 ns/virtual cell/iteration), (ii) the number of the physical processing cells per cm/sup 2/ is 24 by using 0.35 /spl mu/m three metal layer CMOS technology.
实现CNN通用机的仿真数字架构
描述了一种仿真数字VLSI CMOS架构,其主要特征如下:(i)可变精度,(ii)完整的CNN通用机器在硅上,(iii)良好的面积时间权衡。在VHDL上定义了整个体系结构,并计算了实现的以下关键参数:(1)速度(1 ns/虚拟单元/迭代);(2)采用0.35 /spl mu/m三金属层CMOS技术,每cm/sup 2/的物理处理单元数为24。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信