Design of a spike detector for fully Integrated Neuromodulation SoC

K. Raja, S. Saravanan, P. Malini, V. Raveena, Ravipati Praveena
{"title":"Design of a spike detector for fully Integrated Neuromodulation SoC","authors":"K. Raja, S. Saravanan, P. Malini, V. Raveena, Ravipati Praveena","doi":"10.1109/ISCO.2017.7856013","DOIUrl":null,"url":null,"abstract":"The paper presents a new spike detector proposed for the Neuromodulation SoC. The SoC designed combines the 64 acquisition channels with digital compression and simulation. The objective of this work is to design a spike detector for event detector. In literature several designs available which uses above 90nm technology with supply voltage greater than 1.8V. The spike detector consists of an non linear energy operator, moving average filter, pipeline stage, processing elements like multiplier, adder and comparator. The design supports adaptive thersholding for event detector which depends on the physiological parameters like electrode movements, skin impedance, etc. This work proposes a design in 65nm and 45nm, the system works in supply voltage less than 1V by which the power consumption is reduced. The lower technology allows the design to be area efficient.","PeriodicalId":321113,"journal":{"name":"2017 11th International Conference on Intelligent Systems and Control (ISCO)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 11th International Conference on Intelligent Systems and Control (ISCO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCO.2017.7856013","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

The paper presents a new spike detector proposed for the Neuromodulation SoC. The SoC designed combines the 64 acquisition channels with digital compression and simulation. The objective of this work is to design a spike detector for event detector. In literature several designs available which uses above 90nm technology with supply voltage greater than 1.8V. The spike detector consists of an non linear energy operator, moving average filter, pipeline stage, processing elements like multiplier, adder and comparator. The design supports adaptive thersholding for event detector which depends on the physiological parameters like electrode movements, skin impedance, etc. This work proposes a design in 65nm and 45nm, the system works in supply voltage less than 1V by which the power consumption is reduced. The lower technology allows the design to be area efficient.
全集成神经调节SoC的尖峰检测器设计
本文提出了一种用于神经调节SoC的新型尖峰检测器。所设计的SoC将64个采集通道与数字压缩和仿真相结合。本工作的目的是为事件检测器设计一个尖峰检测器。在文献中有几种设计可用,使用超过90nm的技术,电源电压大于1.8V。尖峰检测器由非线性能量算子、移动平均滤波器、流水线级、乘法器、加法器和比较器等处理元件组成。该设计支持基于电极运动、皮肤阻抗等生理参数的事件检测器自适应保持。本工作提出了一种65nm和45nm的设计,系统工作在小于1V的电源电压下,从而降低了功耗。较低的技术使设计具有面积效率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信